# Indian Institute of Technology, Goa



## Lab-7 report (Latches and Flip-Flops)

Author => Prakhar Mathur

1906328

**CSE** 

Affiliated to Dr Neha Karanjkar

Instructor, IIT GOA.

**Abstract**: This Report explains the architecture of T Flip-Flop vhdl code .It also presents the simulation waveform obtained by the simulation of the VHDL code in EDA playground, as well as the interface diagram of Negative Edge-triggered T Flip-Flop with an Asynchronous Reset.

# Interface Diagram of Negative Edge-triggered T Flip-Flop with an Asynchronous Reset



## Simulation Waveform



#### Explanation of the waveform :-

| Time(ns) | Behaviour of waveform                                                                                            |
|----------|------------------------------------------------------------------------------------------------------------------|
| 0-8      | Reset='1' ,thus output Q='0'.                                                                                    |
| At 20    | There is a negative edge of the clock;Also T='1' and R='0'; Thus Q toggles from '0' to '1'.                      |
| At 60    | There is a negative edge of the clock;Also T='1' and R='0'; Thus Q toggles from '1' to '0'.                      |
| At 120   | There is a negative edge of the clock;Also T='1' and R='0'; Thus Q toggles from '0' to '1'.                      |
| 134-264  | Reset='1' ,thus output Q='0'.(Although at t=160ns,210ns T='1' and clock has a negative edge but Q didn't toggle) |
| At 320   | There is a negative edge of the clock;Also T='1' and R='0'; Thus Q toggles from '0' to '1'.                      |
|          | AND THE PROCESS CONTINUES                                                                                        |

### **Architecture of T Flip-Flop**

```
13 architecture Behav1 of TFF is
14 begin
       proc: process(Clk,R) is
15
       begin
16
       if R='1' then
17
            0<='0';
18
       else
19
            if Clk'event and Clk='0' then
20
                if T='0' then
21
                     Q \le Q;
22
                else
23
                     Q \le not(Q);
24
                end if;
25
            end if;
26
       end if;
27
       end process proc;
28
29 end Behav1;
```

#### Some notable Features of this architecture are :-

- 1. Process Block is sensitive to both clock and reset as we wanted to represent an asynchronous reset.
- 2. When R='1', Q='0'.
- 3. Clk='0' represents negative edge triggered Flip-Flop.
- 4. T='0' keeps output the same, whereas T='1' toggles it.

#### ----THE END-----