# Mini Project

## Pranav Konduru | Jose Guerra Fajardo

#### **ALU**

Following test cases:

```
128
                  // Initialize inputs
      0
129
                 a = 0;
      0
                 b = 0:
130
131 O
                 cin = 0;
      0
                 operation = 4'b0000;
132
133
            // Test addition
134
135 C
                 #10 a = 32'd100; b = 32'd50; operation = 4'b0000; // Add a + b
136 O
                  #10 a = 32'd2147483647; b = 32'd1; operation = 4'b00000; // Test for overflow
137
138
                  // Test subtraction
139 | 0
                 #10 a = 32'd100; b = 32'd50; operation = 4'b0001; // Subtract a - b
                 #10 a = 32'd0; b = 32'd1; operation = 4'b0001; // Test for underflow
140
141
142
                  // Test multiplication
143 O
                  #10 a = 32'd2000000000; b = 32'd2000000000; operation = 4'b0010; // Multiply a * b
144
                  //#10 a = 32'd9; b = 32'd3; operation = 4'b0010; // Multiply a * b
145
                 // Test AND operation
146
147
                  #10 a = 32'hFFFF0000; b = 32'h0000FFFF; operation = 4'b0011; // AND
148
                 // Test OR operation
149
150 O
                  #10 a = 32'hFFFF0000; b = 32'h0000FFFF; operation = 4'b0100; // OR
151
152
                  // Test XOR operation
153
                 #10 a = 32'hAAAA5555; b = 32'h5555AAAA; operation = 4'b0101; // XOR
154
155
                 // Test NOT operation
156
                  #10 a = 32'hAAAAAAAA; operation = 4'b0110; // NOT
157
158
                 // Test EqualTo comparator
159 O
                  #10 a = 32'h0000000F; b = 32'h0000000F; operation = 4'b0111; // EqualTo
160
161
                  // Test LessThan comparator
162 O
                  #10 a = 32'h00000001; b = 32'h0000000F; operation = 4'b1000; // LessThan
163
                  // Test LessThanEqualTo comparator
164
165
                  #10 a = 32'h0000000F; b = 32'h0000000F; operation = 4'b1001; // LessThanEqualTo
166
167
      \bigcirc
                  #10 $finish;
```

Inputs are signed 32 bit integers and the opcode used to select the ALU operation. Outputs are 32 bit results and flag bits for overflow, underflow, and the rest of the comparator flags

| Mnemonic                  | Opcode (4-bit) | Description                           |  |  |  |  |  |
|---------------------------|----------------|---------------------------------------|--|--|--|--|--|
| ADD                       | 0000           | Add two registers                     |  |  |  |  |  |
| SUB                       | 0001           | Subtract two registers                |  |  |  |  |  |
| MUL                       | 0010           | Multiply two registers                |  |  |  |  |  |
| AND                       | 0011           | AND operation between registers       |  |  |  |  |  |
| OR                        | 0100           | OR operation between registers        |  |  |  |  |  |
| XOR                       | 0101           | XOR operation between registers       |  |  |  |  |  |
| NOT                       | 0110           | NOT operation on a register           |  |  |  |  |  |
| CMP_EQ (EqualTo)          | 0111           | Compare Equal                         |  |  |  |  |  |
| CMP_LT (LessThan)         | 1000           | Compare Less Than                     |  |  |  |  |  |
| CMP_LTE (LessThanEqualTo) | 1001           | Compare Less Than or Equal            |  |  |  |  |  |
| LOAD                      | 1010           | Load data from memory                 |  |  |  |  |  |
| STORE                     | 1011           | Store data to memory                  |  |  |  |  |  |
| JMP                       | 1100           | Unconditional jump to register        |  |  |  |  |  |
| JMP_COND                  | 1101           | Conditional jump based on CC          |  |  |  |  |  |
| CALL                      | 1110           | Call a procedure (save state)         |  |  |  |  |  |
| RET                       | 1111           | Return from procedure (restore state) |  |  |  |  |  |

```
assign opcode = instruction[31:28]; // 4-bit opcode
assign reg1 = instruction[27:24]; // Source register 1
assign reg2 = instruction[23:20]; // Source register 2
assign reg_dest = instruction[19:16]; // Destination register
```

|                    |       | 0 000 ps |           |                    |           |            |             |           |            |  |
|--------------------|-------|----------|-----------|--------------------|-----------|------------|-------------|-----------|------------|--|
| Name               | Value | 0.000 ns | 10000, ns | 20.,000, ns. , , , | 30000, ns | 140000. ns | 50.,000, ns | 60000, ns | 170000, ns |  |
| > <b>™</b> a[31:0] | 0     | o        | 100       | 2147483647         | 100       | o          | -9          | 2         | -65536     |  |
| > <b>™</b> b[31:0] | 0     | 0        | 50        | 1                  | 50        | 1          | 3           | o         | 65535      |  |
| > <b>™</b> opera[3 | 0     |          | 0         |                    | <u>'</u>  | 1          | 2           |           | 3          |  |
| <b>∛</b> cin       | 0     |          |           |                    |           |            |             |           |            |  |
| > 🦥 result[31:     | 0     | 0        | 150       | -2147483648        | 50 -1     |            | -26         |           | 0          |  |
| <b>™</b> overflow  | 0     |          |           |                    |           |            |             |           |            |  |
| underflo           | 0     |          |           |                    |           |            |             |           |            |  |
| ¹⊌ equal           | 1     |          |           |                    |           |            |             |           |            |  |
| less_than          | 0     |          |           |                    |           |            |             |           |            |  |
| lessqu             | 1     |          |           |                    |           |            |             |           |            |  |
| ¹⊌ carry_out       | 0     |          |           |                    |           |            |             |           |            |  |
|                    |       |          |           |                    |           |            |             |           |            |  |

Waveform that shows the results for the first four operations: ADD, SUB, MULT, AND



Waveform that shows the results for the first four operations: OR, XOR, NOT, Equal, Less Than, Less Than Equal To

# Registers

- Tested reading and writing to the 16 32-bit register files by feeding values along with the register location.
- Setup a write flag condition where data can only be written once the signal (write flag) is high
- Setup a condition for the PC and SP so that data fed to their designated address will go to their assigned register.

```
110 : 0 :
                 #10 reset = 0; // Deassert reset after 10 time units
                 // Test writing to registers
113 | 0 |
                 #10 write reg = 4'b0010; write data = 32'd123; reg write = 1; // Write 123 to R2
114 O
                 #10 write_reg = 4'b0011; write_data = 32'd456; reg_write = 1; // Write 456 to R3
115 | 0
                 #10 write_reg = 4'b0100; write_data = 32'd789; reg_write = 1; // Write 789 to R4
116
                 // Test reading from registers
118 ¦ O ¦
                 #10 reg write = 0; read reg1 = 4'b0010; read reg2 = 4'b0011; // Read R2 and R3
119 0
                 #10 $display("Read R2 = %d, R3 = %d", reg_data1, reg_data2); // Expect 123 and 456
                 // Test reading from R0 (PC) and R1 (SP)
     0
                 #10 read_reg1 = 4'b0000; read_reg2 = 4'b0001; // Read PC (R0) and SP (R1)
123 | O |
                 #10 $display("Read PC = %d, SP = %d", reg_data1, reg_data2); // Expect PC and SP values
124
                 // Test updating the Condition Code (CC) register
126
                 #10 cc flags = 5'b10101; // Set some flags
127 | 0 |
                 #10 $display("CC Flags updated to: %b", cc_flags);
128
129
                 // Test program counter increment
     0
                 #20 $display("PC after increment: %d", pc);
```



This is the result of running the registerfile module by itself, using a separate test bench. In here we can see how the PC register increments and how the module is working how it's supposed to. We passed some values into the registers to make sure data was being written. We are reading two registers based on the addresses that are being passed(r1,r2).

**Instruction Memory** 

```
45
46
                 // Monitor values and step through different addresses to simulate instruction fetch
     0
47
                 #10 addr = 32'd0; // Fetch instruction at address 0
     0
                 #10 addr = 32'd1; // Fetch instruction at address 1
48
49
     0
                 #10 addr = 32'd2; // Fetch instruction at address 2
     0
                 #10 addr = 32'd3; // Fetch instruction at address 3
     0
                 #10 addr = 32'd4; // Fetch instruction at address 4
#10 addr = 32'd5; // Fetch instruction at address 5
51
     0
     0
                 #10 addr = 32'd6; // Fetch instruction at address 6
     0
                 #10 addr = 32'd7; // Fetch instruction at address 7
54
     0
55
                 #10 addr = 32'd8; // Fetch instruction at address 8
     0
                 #10 addr = 32'd9; // Fetch instruction at address 9
56
     \bigcirc
58
                 #10 $finish; // End the simulation
59
             end
60
61
             // Monitor and display instruction fetch
     0
62
             always @(addr or instruction) begin
     0
63
                 $display("%0t ns | Address: %0d
                                                         | Instruction: %b", $time, addr, instruction);
64
```

### Input is the memory address and the output is the instruction stored at that address

| Name                         | Value                |                             | )0. ກຣຸ |  | 10000 | 15l | 15( | 000. ns                          | 1       | 20000r | 15 | J  250 | 00. ns. | ll |
|------------------------------|----------------------|-----------------------------|---------|--|-------|-----|-----|----------------------------------|---------|--------|----|--------|---------|----|
| > 💗 addr[31:0]               | 00000000             | 0000000                     |         |  |       |     |     |                                  | 0000001 |        |    |        |         |    |
| > <b>*</b> instruction[31:0] | 00000010000000110000 | 000001000000110000000001010 |         |  |       |     |     | 00010011010001010000000000000000 |         |        |    |        |         |    |
|                              |                      |                             |         |  |       |     |     |                                  |         |        |    |        |         |    |



#### **Control Unit**

```
0
69 :
                                         $display("Testing a regular operation (opcode 4'b0001)...");
             0
                                         instruction = 32'b0001_0001_0010_0011_0000000000000000; // opcode = 4'b0001, src1=4'b0001, src2=4'b0010, dest=4'b0011
             0
                                         $display("Operation: %b, Src1: %b, Src2: %b, Dest: %b, Req Write: %b", operation, src1, src2, dest, req write);
74
                                          // Test 2: Immediate operation
75
                                         $display("Testing an immediate operation (opcode 4'b0100)...");
76
                                         instruction = 32'b0100\_0010\_0011\_0100\_0000000000001010; \ // \ opcode = 4'b0100, \ src1=4'b0010, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ src1=4'b0010, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ src1=4'b0010, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ src1=4'b0010, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ src1=4'b0010, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ src1=4'b0010, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ src1=4'b0100, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ dest=4'b0100, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ dest=4'b0100, \ dest=4'b0100, \ immediate=16'b10' \ opcode = 4'b0100, \ dest=4'b0100, \ dest=4'b01000, \ dest=4'b01000, \ dest=4'b01000, 
                                         #10;
78
                                         $display("Operation: %b, Src1: %b, Src2: %b, Dest: %b, Immediate: %d, Use Immediate: %b", operation, src1, src2, dest, im
79
                                          // Test 3: Another regular operation
81
                                         $display("Testing another regular operation (opcode 4'b0010)...");
82
                                         instruction = 32'b0010_0101_0110_0111_0000000000000000; // opcode = 4'b0010, src1=4'b0101, src2=4'b0110, dest=4'b0111
83
                                         #10;
84
                                         $display("Operation: %b, Src1: %b, Src2: %b, Dest: %b, Reg Write: %b", operation, src1, src2, dest, reg write);
85
86
                                          // Test 4: Immediate operation with reset applied during instruction execution
            0
87
                                         $display("Testing immediate operation with reset...");
             0
88
                                         instruction = 32'b0100 1000 1001 1010 0000000000001111; // opcode = 4'b0100, src1=4'b1000, dest=4'b1010, immediate=16'b11
89
             0
                                         reset = 1; // Apply reset in the middle of execution
```



## CPU module

```
38 ¦
             // Clock generation
             always #5 clk = ~clk; // Toggle clock every 5 time units
     \circ
39 :
40
41 :
             initial begin
                // Initialize inputs
42
     \circ
43 !
                 clk = 0;
     0
                 reset = 1; // Start with reset active
44
45
46
                 // Print initial state
47 :
     0 :
                 $display("Starting CPU Testbench...");
48
49
                 // Deassert reset after 10 time units
     0
50 ¦
                 #10 \text{ reset} = 0;
51
52
                 // Run simulation for a few clock cycles
53
     0
                 #100;
54
55 ¦
                 // Finish the simulation
     \bigcirc
56 i
                 $finish;
57
             end
```

Inputs are clock and reset signal. Output is the result getting stored in the register.







Final schematic of our design.



Final Device

#### Conclusion

The CPU module design consists of four components: ALU, register file, instruction memory, and control unit. Each of these components were tested with their own testbench and simulated in the waveforms. The overall result, however, did not produce the expected results. Either the instructions are not reaching the control unit correctly or the register file is not updating due to not recognizing the instructions. (We will follow up with these problems and debug them) Although the project does not operate correctly in the end, it helped us understand how instructions are generally passed in a RISC based computer architecture system.