#### **PROBLEM STATEMENT:**

Design a clock frequency divider module that decelerates the given clock the given clock to obtain the given frequency.

#### **DESIGN IMPLEMENTATION:**

I have used finite state machine design to implement this module. I have taken the clock division ratio to be 7:1, but it can be set to any desired value by changing the value assigned to the parameter. This module defines a clock frequency divider with a specified division ratio. It utilizes a seven-state finite state machine to sequence through states representing each division stage. The module takes an input clock and a reset signal and outputs a signal that toggles at the desired divided frequency. The division ratio is set by the parameter DIVISION RATIO. The module transitions between states on the rising edge of the clock or the rising edge of the reset signal, with the output signal toggling when the current state matches the specified division ratio minus one. Overall, the module efficiently divides the input clock frequency and generates an output signal with the desired frequency division.



## State Encoding Table

| State | Binary<br>Encoding | Decimal<br>Equivalent |
|-------|--------------------|-----------------------|
| S0    | 000                | 0                     |
| S1    | 001                | 1                     |
| S2    | 010                | 2                     |
| S3    | 011                | 3                     |
| S4    | 100                | 4                     |
| S5    | 101                | 5                     |
| S6    | 110                | 6                     |

|   | Source State | Destination State |
|---|--------------|-------------------|
| 2 | s1           | s2                |
| 3 | s2           | s3                |
| 4 | s3           | s <b>4</b>        |
| 5 | s4           | s5                |
| 6 | s5           | s6                |
| 7 | s6           | sO                |

Transitions /\ Encoding /

# Output Table

| State | Output |
|-------|--------|
| S0    | 0      |
| S1    | 0      |
| S2    | 0      |
| S3    | 0      |
| S4    | 0      |
| S5    | 0      |
| S6    | 1      |

### **SIMULATION RESULTS:**



### **DESIGN CODE:**

```
clockfdivider.sv
                                 Compilation Report - clockfdivider

☐ module clockfdivider#(parameter DIVISION_RATIO=7)(
    input logic clk,
    input logic reset,
    output logic q
    typedef enum logic [2:0] {s0, s1, s2, s3, s4, s5, s6} statetype;
    statetype state, nextstate;
    always_ff @(posedge clk, posedge reset)
      if (reset) state <= s0;
      else state <= nextstate:
    always_comb
      case (state)
// Adjust for the specified DIVISION_RATIO
        s0: nextstate = s1;
        s1: nextstate = s2;
        s2: nextstate = s3;
        s3: nextstate = s4:
        s4: nextstate = s5:
        s5: nextstate = s6:
        s6: nextstate = s0:
        default: nextstate = s0:
      endcase
    assign q = (state == (DIVISION_RATIO-1));
  endmodule
```

### **TEST BENCH CODE:**

```
П В × Ф
                  clockfdivider.sv
                                                      tb.sv*
        图 66 7 量量 图 6 10 🖫
          module tb;
            logic clk, reset, q;
            clockfdivider dut (
         .clk(clk),
              .reset(reset),
            . q(q)
);
            initial begin
         clk = 0;
forever #5 clk = ~clk;
            initial begin
              reset = 0;
              #5 reset = 1;
              \#5 \text{ reset} = 0;
Ū₽×
              $monitor("Time=%0t clk=%b reset=%b q=%b", $time, clk, reset, q);
              #60 $finish;
            end
          endmodule
```

### PIN PLANNER, RTL VIEWER, TECHNOLOGY MAP VIEWER:



### **RESULTS:**

The simulation output of the clock frequency divider module exhibits the expected behavior. As the input clock signal is applied, the output signal (q) transitions according to the specified division ratio, resulting in a frequency-divided waveform. The state transitions and output toggling align with the defined finite state machine, accurately reflecting the desired frequency division. Additionally, the reset functionality works as intended, initializing the state machine and ensuring proper operation after a reset event. The simulation confirms the functionality of the module in achieving the specified clock frequency division.