

## Finolex Academy of Management and Technology, Ratnagiri

### **Department of Information Technology**

| Subject:                      | LOGIC DESIGN (ITC 302)                                 |   |                             |  |  |  |  |  |  |
|-------------------------------|--------------------------------------------------------|---|-----------------------------|--|--|--|--|--|--|
| Class:                        | SE IT / Semester – III (CBGS) / Academic year: 2017-18 |   |                             |  |  |  |  |  |  |
| Name of Student:              |                                                        |   |                             |  |  |  |  |  |  |
| Roll No:                      |                                                        |   | Date of performance (DOP) : |  |  |  |  |  |  |
| Assignment/Experiment No:     |                                                        | 9 | Date of checking (DOC) :    |  |  |  |  |  |  |
| Title: Working with IP tables |                                                        |   |                             |  |  |  |  |  |  |
|                               | Marks:                                                 |   | Teacher's Signature:        |  |  |  |  |  |  |

**1.Aim**: Design of MOD-6 asynchronous upcounter using negative edge triggered JK FF. and Design of 2 bit synchronous upcounter using negative edge triggered JK FF

## 2. Prerequisites:

Logic gates, FF, counter

#### 3. Hardware Requirements:

- 1. IC 7400, 7474, 7473
- 2. Digital Trainer kit
- 3. Breadboard and connecting wires, probes
- 4. Software Requirements: --
- 5. Learning Objectives:
  - 1. To understand what is FF and counter
  - 2. To understand difference between asynchronous counter and synchronous counter
  - 3. To understand design of MOD-6 asynchronous upcounter using negative edge triggered JK FF. and design of 2 bit synchronous upcounter using negative edge triggered JK FF
- 6. Course Objectives Applicable: CO 4, CO5
- 7. Program Outcomes Applicable:
- 8. Program Education Objectives Applicable:

9. Theory: <Preferably given as handwritten work for students>

#### 10. Results:

<Source code and screenshots of the output to be added here.>

## 11. Learning Outcomes Achieved

- 1. Understanding mounting of logic circuit on breadboard
- 2. Understanding of what is FF and counter and asynchronous counter and synchronous counter
- 3. Understanding of how to design synchronous and asynchronous counter

#### 12. Conclusion:

## 13. Experiment/Assignment Evaluation

| SR | Parameters                               | Weight          | Excellent                     | Good | Average | Poor | Not as per requirement |  |
|----|------------------------------------------|-----------------|-------------------------------|------|---------|------|------------------------|--|
|    |                                          | Scale Factor -> | 5                             | 4    | 3       | 2    | 0                      |  |
| 1  | Technical                                | 25              |                               |      |         |      |                        |  |
|    | Understanding                            |                 |                               |      |         |      |                        |  |
| 2  | Performance /                            | 25              |                               |      |         |      |                        |  |
|    | Execution                                |                 |                               |      |         |      |                        |  |
| 3  | Question                                 | 20              |                               |      |         |      |                        |  |
|    | Answers                                  |                 |                               |      |         |      |                        |  |
| 4  | Punctuality                              | 20              |                               |      |         |      |                        |  |
| 5  | Presentation                             | 10              |                               |      |         |      |                        |  |
|    | Total out of 100>                        |                 | ∑ (Weight * Scale Factor)/5 = |      |         |      |                        |  |
|    | #(to be converted as pe<br>applicable to |                 |                               |      |         |      |                        |  |

# **References:**

[1] Fundamentals of digital circuits by A. Anand Kumar.

# **Viva Questions**

- 1. What is mean FF and counter?
- 2. Give difference between asynchronous counter and synchronous counter.
- 3. Write an excitation table for FFs
- 4. Explain how to design synchronous and asynchronous counter.