Introduction
Architecture
Implementation
Results
Future work

### Cache for HLS

A multi-process architecture

Brignone Giovanni

June 7, 2021



- Introduction Motivation
- 2 Architecture
- 3 Implementation
- 4 Results
- 6 Future work

### Motivation

- Problem:
   big arrays are mapped to <u>DRAM</u> ⇒ performance bottlenecks
- Proposed solution: cache module which should:
  - store data to BRAMs
  - require <u>minimal effort</u> to be integrated into any HLS design

- Introduction
- 2 Architecture Inlined architecture Multi-process architecture
- 3 Implementation
- 4 Results
- 6 Future work

# Inlined architecture (Ma Liang)

Array access  $\rightarrow$  Inlined cache logic

- straightforward architecture
- cache logic mixed with application logic
- single-port only



# Multi-process architecture

Array access  $\rightarrow$  Request to separate module

- decoupling between application and cache logic (communication through FIFOs)
- may support multiple ports (work in progress)



- 1 Introduction
- Architecture
- Implementation
  Tools
  Internal architecture

Problems and solutions

- 4 Results
- 5 Future work

Introduction Architecture Implementation Results Future work

# Tools Internal architecture Problems and solutions

### Tools

### **Tools**

- Multiple processes modeling: infinite loops parallelized by:
  - SW simulation: std::thread
  - Synthesis: DATAFLOW with start propagation disabled

### Tools

- Multiple processes modeling: infinite loops parallelized by:
  - SW simulation: std::thread
  - Synthesis: DATAFLOW with start propagation disabled
- Inter-process communication: hls::stream FIFOs

#### Tools Internal architecture

### Tools

- Multiple processes modeling: infinite loops parallelized by:
  - SW simulation: std::thread
  - Synthesis: DATAFLOW with start propagation disabled
- Inter-process communication: hls::stream FIFOs
- Performance optimization:
  - loop pipelining: new request each cycle
  - automatic port widening: access one line at a time in DRAM

### Tools

- Multiple processes modeling: infinite loops parallelized by:
  - SW simulation: std::thread
  - Synthesis: DATAFLOW with start propagation disabled
- Inter-process communication: hls::stream FIFOs
- Performance optimization:
  - loop pipelining: new request each cycle
  - automatic port widening: access one line at a time in DRAM
- Customization: cache characteristics set through template

### Tools

- Multiple processes modeling: infinite loops parallelized by:
  - SW simulation: std::thread
  - Synthesis: DATAFLOW with start propagation disabled
- Inter-process communication: hls::stream FIFOs
- Performance optimization:
  - loop pipelining: new request each cycle
  - automatic port widening: access one line at a time in DRAM
- Customization: cache characteristics set through template
- Limitations: cannot override "[] operator" for set due to automatic class disaggregation

### Internal architecture

 Problem: persuade HLS to schedule response writing to FIFO in case of HIT early in the pipeline



### Internal architecture

- Problem: persuade HLS to schedule response writing to FIFO in case of HIT early in the pipeline
- Proposed solution: split the cache into two processes:
  - 1 core:
    - manage requests from application
    - keep cache data structures up-to-date
  - 2 mem\_if:
    - manage DRAM accesses

 $\Rightarrow$  synthesizer job is simplified: if HIT, request is managed in 1 cycle



# mem\_if implementation

Functionality

### Manage DRAM accesses:

- 1 read request from core
- 2 access DRAM
- 3 write response to core (if read request)



Functionality

• read request from application



- read request from application
- 2 check if it is an HIT or a MISS



- read request from application
- 2 check if it is an HIT or a MISS
- 3 if MISS:



- 1 read request from application
- 2 check if it is an HIT or a MISS
- if MISS:
  - if the cache line to be overwritten line<sub>old</sub> has been modified, issue a write request of line<sub>old</sub> to mem\_if



- 1 read request from application
- 2 check if it is an HIT or a MISS
- if MISS:
  - if the cache line to be overwritten line<sub>old</sub> has been modified, issue a write request of line<sub>old</sub> to mem\_if
  - issue a read request of the requested line to mem\_if



- 1 read request from application
- 2 check if it is an HIT or a MISS
- if MISS:
  - if the cache line to be overwritten line<sub>old</sub> has been modified, issue a write request of line<sub>old</sub> to mem\_if
  - issue a read request of the requested line to mem if
  - read mem\_if response and update BRAM



- 1 read request from application
- 2 check if it is an HIT or a MISS
- if MISS:
  - if the cache line to be overwritten line<sub>old</sub> has been modified, issue a write request of line<sub>old</sub> to mem\_if
  - issue a read request of the requested line to mem if
  - read mem\_if response and update BRAM
- 4 access BRAM



- 1 read request from application
- 2 check if it is an HIT or a MISS
- if MISS:
  - if the cache line to be overwritten line<sub>old</sub> has been modified, issue a write request of line<sub>old</sub> to mem\_if
  - issue a read request of the requested line to mem\_if
  - read mem\_if response and update BRAM
- 4 access BRAM
- 6 write response to application (if read)



# BRAM dependencies - RAW fill

 Problem: reading BRAM immediately after it is written by the fill process causes an increase of II



# BRAM dependencies - RAW fill

- Problem: reading BRAM immediately after it is written by the fill process causes an increase of II
- Proposed solution: store the mem\_if response in a buffer which can be immediately accessed and update BRAM afterwards



# BRAM dependencies - RAW request

 Problem: reading BRAM immediately after it is written by a previous write request causes an increase of II



# BRAM dependencies - RAW request

- Problem: reading BRAM immediately after it is written by a previous write request causes an increase of II
- Proposed solution: raw\_cache inside cache:
  - write request: store the written line to a buffer
  - subsequent read request to the same line: access the buffer instead of BRAM



# Request optimization

- Problem:
  - each FIFO access costs 1 cycle
  - accesses to arrays are often sequential



# Request optimization

- Problem:
  - each FIFO access costs 1 cycle
  - accesses to arrays are often sequential
- Proposed solution: 11\_cache in the interface (application side):
  - read request: get the whole cache line, store it in a buffer and return the requested element
  - subsequent read request to the same line: access the buffer
  - ⇒ avoid passing through FIFOs



- 1 Introduction
- 2 Architecture
- 3 Implementation
- 4 Results
  Performance
- 5 Future work

### Performance

- Loop pipelining:
   both core and mem\_if loops pipelined with II=1
- L1 HIT: latency of 1 cycle
- **HIT**: latency of 6 cycles

- 1 Introduction
- 2 Architecture
- 3 Implementation
- 4 Results
- 5 Future work
  Multi-port cache

• **Problem**: cache manages one request per cycle ⇒ unrolling a loop which uses the cache is not trivial

- Problem: cache manages one request per cycle ⇒ unrolling a loop which uses the cache is not trivial
- Possible workarounds: get multiple data elements for each request and do all the unroll in application; two possible ways:
  - get\_line: return a whole cache line
  - pack multiple data elements in a single cache element (e.g. hls::vector)

- Problem: cache manages one request per cycle ⇒ unrolling a loop which uses the cache is not trivial
- Possible workarounds: get multiple data elements for each request and do all the unroll in application; two possible ways:
  - get\_line: return a whole cache line
  - pack multiple data elements in a single cache element (e.g. hls::vector)
- Proposed solution: provide N ports, where N is the unroll factor

Implementation

- Straightforward implementation:
  - provide N FIFOs on the interface
  - unroll core loop by a factor N



Implementation

- Straightforward implementation:
  - provide N FIFOs on the interface
  - unroll core loop by a factor N
- Problem: all the N requests may refer to the same line → each iteration must wait completion of previous one



Implementation

#### Proposed solution:

- 1 read all the N requests
- 2 check if they are all HIT
- If at least one MISS issue all the requests to mem\_if
- 4 access BRAM
- **5** write all the responses



Implementation

#### Proposed solution:

- 1 read all the N requests
- 2 check if they are all HIT
- If at least one MISS issue all the requests to mem\_if
- 4 access BRAM
- **5** write all the responses



Implementation

#### • Proposed solution:

- 1 read all the N requests
- 2 check if they are all HIT
- If at least one MISS issue all the requests to mem\_if
- **4** access BRAM
- **5** write all the responses
- cache addressing mode converted to an associative one



Implementation

#### • Proposed solution:

- 1 read all the N requests
- 2 check if they are all HIT
- If at least one MISS issue all the requests to mem\_if
- 4 access BRAM
- **5** write all the responses
- cache addressing mode converted to an associative one
- possibly implement core at RTL to have full control on scheduling

