# A Project Report On

### AI POWERED RESUME BUILDER AND ANALYSER

### A MAJOR PROJECT REPORT SUBMITTED TO

# Department of Computer Science

# **CHAITANYA (DEEMED TO BE UNIVERSITY)**

In the fulfillment of the requirement by the III-year 2<sup>nd</sup> semester of

# **BACHELOR OF COMPUTER APPLICATIONS**

## Submitted By

| TALLA ABHINAYA      | (122107103) |
|---------------------|-------------|
| NAGANBOINA SUMANTH  | (122107104) |
| BUGADIKAR PRUTVIRAJ | (122107111) |
| VEMIII.A SHIVANI    | (122107151) |

Under the Guidance of **E.Varnika** 

**Assistant Professor** 



# DEPARTMENT OF COMPUTER SCIENCE CHAITANYA (DEEMED TO BE UNIVERSITY)

Kishanpura, Hanamkonda, Warangal (T.S) -506001 [2024-2025]

### **CHAITANYA (DEEMED TO BE UNIVERSITY)**

Kishanpura, Hanamkonda, Warangal (T.S) -506001

### DEPARTMENT OF COMPUTER SCIENCE



# **CERTIFICATE**

This is to certify that TALLA ABHINAYA bearing HTNO:122107103,NAGANABOINA SUMANTH bearing HTNO:122107104, BUGADIKAR PRUTIVIRAJ bearing HTNO:122107111, VEMULA SHIVANI bearing HTNO:122107151 at Chaitanya (Deemed to be University) have satisfactorily completed the project entitled "AI POWERED RESUME BUILDER AND ANALYZER" in the fulfillment of the requirements for the award of degree Bachelor of computer applications during the academic year 2024-2025

| GUIDE | HEAD OF THE DEPARTMENT | DEAN ADMINISTRATION |
|-------|------------------------|---------------------|
|       |                        |                     |

E. Varnika A. Ramesh Babu S. Kavitha Asst. Professor Professor Professor

INTERNAL EXAMINER

**EXTERNAL EXAMINER** 

### **DECLARATION**

We hereby declare that project report titled "AI POWERED RESUME BUILDER AND ANALYZER" is an original work done at Chaitanya (Deemed to be University), Hanamkonda, Warangal, submitted in fulfillment for the award of BCA III year 2<sup>nd</sup> semester, to the department of Computer Science. We assure you that this project has not been submitted by any degree anywhere in this college or university.

| TALLA ABHINAYA | (122107103) |
|----------------|-------------|
|----------------|-------------|

NAGANABOINA SUMANTH (122107104)

BUDADIKAR PRUTVIRAJ (122107111)

VEMULA SHIVANI (122107151)

#### ACKNOWLEDGEMENT

We express our sincere gratitude to **Dr**. **Ch**. **V**. **Purushotham Reddy**, Founder & chancellor, **S. Kavitha**, Professor Dean Administration of **CHAITANYA** (**DEEMED TO BE UNIVERSITY**) for their unstained interest in providing us all facilities to complete the project successfully.

We thank **Dr**. **A**. **Ramesh Babu** Professor and Head of the Department of Computer Science, for encouraging us to do such project work and for providing all the facilities to carry out this project work.

We extend our special thanks to our Guide **E.Varnika Assistant Professor**, who helped immensely with her guidance and valuable suggestions during the completion of the project work and who allowed us to do the project work and gave us a lot of support and constant encouragement throughout this project. We experience from this kind of work is great and will be useful to us in future.

We thank all the faculty members of the Department of Computer Science for sharing their valuable knowledge with us. We extend our thanks to the technical staff of the department for their valuable suggestions to technical problems.

**TALLA ABHINAYA** (122107103)

NAGANABOINA SUMANTH (122107104)

BUDADIKAR PRUTVIRAJ (122107111)

VEMULA SHIVANI (122107151)

# **INDEX**

| CONTENT                       | PAGE<br>NO |
|-------------------------------|------------|
| 1.ABSTRACT                    | 01         |
| 2. INTRODUCTION               | 02         |
| 2.1 EXISTING SYSTEM           | 03         |
| 2.2 PROPOSED SYSTEM           | 03         |
| 3.SYSTEM REQUIRMENTS          | 04         |
| 3.1 FUNCTIONAL REQUIRMENTS    | 04         |
| 3.1.1 HARDWARE REQUIRMENTS    | 04         |
| 3.1.2 SOFTWARE REQUIRMENTS    | 04         |
| 4. SYSTEM DESIGN              | 05         |
| 4.1 UML DIAGRAMS INTRODUCTION | 05         |
| 4.2.1 USE CASE DIAGRAM        | 07         |
| 4.2.2 SEQUENCE DIAGRAM        | 08         |
| 4.2.3 ACTIVITY DIAGRAM        | 09         |
| 5. IMPLEMENTATION             | 10         |
| 5.1 TECHNOLOGIES TO BE USED   | 10         |
| 5.2 CODE                      | 14         |
| 6. OUT PUT                    | 28         |
| 7. FUTURE ENHANCEMENTS        | 35         |
| 8. CONCLUSION                 | 36         |
| 9. BIBILIOGRAPHY              | 37         |