# **Machine Learning Notes**

# **Table of Contents**

- 1. Introduction to Machine Learning
- 2. Types of Machine Learning
- Supervised Learning 3.1 Linear Regression 3.2 Logistic Regression 3.3 Decision Trees and Random Forests 3.4 Support Vector Machines (SVM) 3.5 k-Nearest Neighbors (k-NN)
- Unsupervised Learning 4.1 Clustering: k-Means and Hierarchical Clustering 4.2 Dimensionality Reduction: PCA and t-SNE 4.3 Association Rules: Apriori Algorithm
- 5. Reinforcement Learning 5.1 Markov Decision Processes 5.2 Q-Learning and Deep Q-Networks
- Neural Networks and Deep Learning 6.1 Perceptrons and Multi-Layer Perceptrons 6.2 Convolutional Neural Networks (CNNs) 6.3 Recurrent Neural Networks (RNNs) and LSTMs 6.4 Transformers and Attention Mechanisms
- 7. Model Evaluation and Metrics 7.1 Classification Metrics 7.2 Regression Metrics 7.3 Cross-Validation and Hyperparameter Tuning
- 8. Overfitting, Underfitting, and Regularization 8.1 Bias-Variance Tradeoff 8.2 L1 and L2 Regularization 8.3 Dropout and Early Stopping
- 9. Feature Engineering and Data Preprocessing 9.1 Handling Missing Data 9.2 Feature Scaling and Normalization 9.3 Encoding Categorical Variables
- Advanced Topics 10.1 Ensemble Methods 10.2 Transfer Learning
   10.3 Explainable AI (XAI)
- 11. Model Deployment and MLOps
- 12. Ethical Considerations in ML
- 13. References and Further Reading

# 1. Introduction to Machine Learning

Machine Learning (ML) is a subset of Artificial Intelligence (AI) that focuses on the development of algorithms and statistical models that enable computers to perform tasks without explicit programming. Instead, these systems learn patterns from data and improve their performance over time.

## **History of Machine Learning**

- **1950s-1960s**: Early concepts like the perceptron by Frank Rosenblatt (1958) laid the foundation for neural networks.
- 1970s-1980s: Development of decision trees and backpropagation for training neural networks.
- 1990s-2000s: Rise of Support Vector Machines (SVM) and ensemble methods like Random Forests.
- **2010s-Present**: Deep Learning revolution with advancements in hardware (GPUs) and big data, leading to breakthroughs in computer vision, natural language processing (NLP), and more.

## **Key Concepts**

- **Data**: The fuel for ML. Includes features (inputs) and labels (outputs in supervised learning).
- Model: A mathematical representation that captures patterns in data.
- **Training**: The process of adjusting model parameters using data to minimize errors.
- Inference/Prediction: Using the trained model on new data.
- **Generalization**: The model's ability to perform well on unseen data.

ML differs from traditional programming: In traditional code, rules are hardcoded; in ML, rules are inferred from examples.

#### **Applications**

- Recommendation systems (e.g., Netflix).
- Image recognition (e.g., facial detection).
- Natural Language Processing (e.g., chatbots like GPT).
- Autonomous vehicles.
- Fraud detection in finance.

Challenges include data quality, computational resources, and ethical issues like bias.

(Approximately 0.5 pages so far.)

# 2. Types of Machine Learning

ML is broadly categorized into three types based on the learning paradigm.

## 2.1 Supervised Learning

In supervised learning, the model is trained on labeled data, where both inputs and desired outputs are provided. The goal is to learn a mapping from inputs to outputs.

- Regression: Predict continuous values (e.g., house prices).
- Classification: Predict discrete categories (e.g., spam/not spam).

## 2.2 Unsupervised Learning

Here, the model works with unlabeled data to find hidden patterns or structures.

- Clustering: Grouping similar data points.
- **Dimensionality Reduction**: Simplifying data while retaining information.
- Anomaly Detection: Identifying outliers.

## 2.3 Reinforcement Learning (RL)

RL involves an agent learning to make decisions by interacting with an environment, receiving rewards or penalties.

- **Key Elements**: States, Actions, Rewards, Policy.
- Applications: Game playing (e.g., AlphaGo), robotics.

#### 2.4 Semi-Supervised and Self-Supervised Learning

- Semi-Supervised: Uses a small amount of labeled data with a large amount of unlabeled data.
- Self-Supervised: Generates labels from the data itself (common in NLP and vision pre-training).

(Approximately 0.5 pages.)

## 3. Supervised Learning

Supervised learning is the most common type, involving training on input-output pairs.

#### 3.1 Linear Regression

Linear Regression models the relationship between a dependent variable (y) and one or more independent variables (x) using a linear equation.

#### Simple Linear Regression:

 $y=\beta 0+\beta 1x+\epsilon y = \beta 0+\beta 1x+\epsilon = 1 + \beta 1x+\epsilon$ 

#### Where:

β0\beta\_0β0: Intercept
β1\beta\_1β1: Slope
ϵ\epsilonϵ: Error term

#### **Multiple Linear Regression:**

```
y=\beta 0+\beta 1x1+\beta 2x2+\cdots+\beta nxn+\epsilon y=\beta 0+\beta 1x1+\beta 2x2+\cdots+\beta nxn+\epsilon y=\beta 0+\beta 1x1+\beta 2x2+\cdots+\beta nxn+\epsilon
```

**Training**: Minimize the Mean Squared Error (MSE) using Ordinary Least Squares (OLS) or Gradient Descent.

#### **Gradient Descent:**

- Initialize weights randomly.
- Update:  $\theta = \theta \alpha \partial J \partial \theta \cdot \theta = \theta \alpha \partial \theta \partial J$ , where JJJ is the cost function,  $\alpha \cdot \theta = \theta \alpha \partial \theta \partial J$ , where JJJ is the cost function,  $\alpha \cdot \theta = \theta \alpha \partial \theta \partial J$ ,

#### Assumptions:

• Linearity, Independence, Homoscedasticity, Normality of residuals.

**Example**: Predicting salary based on years of experience.

Pros: Simple, interpretable.

**Cons**: Assumes linear relationship; sensitive to outliers.

#### 3.2 Logistic Regression

Used for binary classification. Outputs probabilities using the sigmoid function.

```
p=11+e-z p = \frac{1}{1 + e^{-z}} p=1+e-z1, where z=\beta0+\beta1x1+... z = \frac{1}{1 + \beta}1x1+...
```

Cost Function: Binary Cross-Entropy Loss.

```
 J=-1m\sum[y\log(p)+(1-y)\log(1-p)]\ J=-\frac{1}{m} \sum[y\log(p)+(1-y)\log(1-p)]   J=-m1\sum[y\log(p)+(1-y)\log(1-p)]
```

Multiclass: Use One-vs-Rest or Softmax.

**Example**: Classifying emails as spam or not.

**Regularization**: Add L1 (Lasso) or L2 (Ridge) to prevent overfitting.

#### 3.3 Decision Trees and Random Forests

**Decision Trees**: Tree-like model where internal nodes represent features, branches represent decisions, and leaves represent outcomes.

- **Splitting Criteria**: Gini Impurity or Entropy for classification; MSE for regression.
- **Entropy**:  $H = -\sum pilog2pi H = -\sum pilog2pi H = -\sum pilog2pi$
- **Pruning**: To avoid overfitting.

Random Forests: Ensemble of decision trees using bagging (bootstrap aggregating).

- Reduces variance.
- Feature importance via mean decrease in impurity.

**Example**: Predicting iris flower species.

## 3.4 Support Vector Machines (SVM)

SVM finds the hyperplane that best separates classes with maximum margin.

Hard Margin: For linearly separable data.

**Soft Margin**: Allows some misclassifications using slack variables.

**Kernel Trick**: For non-linear data, use kernels like RBF:  $K(x,x')=e^{\gamma ||x-x'||^2} K(x,x')=e^{\gamma ||x-x'||^2} K(x,x')=e^{\gamma ||x-x'||^2}$ 

**Pros**: Effective in high dimensions.

**Cons**: Computationally intensive for large datasets.

#### 3.5 k-Nearest Neighbors (k-NN)

Non-parametric algorithm that classifies based on majority vote of k nearest neighbors.

- Distance Metric: Euclidean  $d=\sum(xi-yi)2 d = \sqrt{xi-yi}2 d = \sqrt{xi-yi}2$
- Choose odd k to avoid ties.

**Pros**: Simple, no training phase.

**Cons**: Slow for large datasets; sensitive to irrelevant features.

(Approximately 3 pages.)

# 4. Unsupervised Learning

Unsupervised learning deals with finding structure in unlabeled data.

## 4.1 Clustering: k-Means and Hierarchical Clustering

#### k-Means:

- Initialize k centroids.
- Assign points to nearest centroid.
- Update centroids as mean of assigned points.
- Repeat until convergence.

**Elbow Method**: To choose k by plotting inertia vs. k.

#### **Hierarchical Clustering:**

- Agglomerative (bottom-up): Start with individual points, merge closest clusters.
- Divisive (top-down): Start with one cluster, split.
- Linkage: Single, Complete, Average.

**Distance Metrics**: Euclidean, Manhattan.

**Applications**: Customer segmentation.

## 4.2 Dimensionality Reduction: PCA and t-SNE

#### **Principal Component Analysis (PCA)**:

- Finds orthogonal axes (principal components) that maximize variance.
- Steps: Standardize data, compute covariance matrix, eigenvalues/vectors, project data.

 $Cov=1n-1XTX Cov = \frac{1}{n-1} X^T X Cov=n-11XTX$ 

#### t-SNE (t-Distributed Stochastic Neighbor Embedding):

- Non-linear technique for visualization.
- Preserves local structure using probabilities.

**Applications**: Reducing features for faster training.

## 4.3 Association Rules: Apriori Algorithm

Used for market basket analysis.

- **Support**: Frequency of itemset.
- Confidence: Likelihood of Y given X.
- **Lift**: Strength of rule.

Apriori: Generate frequent itemsets by pruning infrequent ones.

(Approximately 2 pages.)

# 5. Reinforcement Learning

RL is about learning optimal behavior through trial and error.

#### 5.1 Markov Decision Processes (MDPs)

- States (S), Actions (A), Transition Probabilities (P), Rewards (R), Discount Factor (\gamma).
- Policy (\pi): Mapping from states to actions.
- Value Function:  $V\pi(s)=E[\sum \gamma trt \mid s0=s] V^{pi}(s) = \mathbb{E}[\sum \gamma trt \mid s0=s] V^{pi}(s) = \mathbb{E}[\sum \gamma trt \mid s0=s]$

#### **Bellman Equation:**

 $V(s)=\max[R(s,a)+\gamma\sum P(s'|s,a)V(s')] \ V(s)=\max_a [R(s,a)+\gamma\sum P(s'|s,a)V(s')] \ V(s)=\max[R(s,a)+\gamma\sum P(s'|s,a)V(s')]$ 

## 5.2 Q-Learning and Deep Q-Networks

**Q-Learning**: Off-policy temporal difference learning.

• Q-Table:  $Q(s,a)=Q(s,a)+\alpha[r+\gamma\max Q(s',a')-Q(s,a)]$   $Q(s,a)=Q(s,a)+\alpha[r+\gamma\max Q(s',a')-Q(s,a)]$   $Q(s,a)=Q(s,a)+\alpha[r+\gamma\max Q(s',a')-Q(s,a)]$ 

**Deep Q-Networks (DQN)**: Use neural networks to approximate Q-values for large state spaces.

Experience Replay, Target Networks to stabilize training.

**Applications**: Atari games, robotics.

(Approximately 1.5 pages.)

## 6. Neural Networks and Deep Learning

Deep Learning uses multi-layer neural networks.

## **6.1 Perceptrons and Multi-Layer Perceptrons (MLPs)**

**Perceptron**: Basic unit:  $y=f(\sum wixi+b)$   $y = f(\sum wixi+b)$ , f is activation (step function).

**MLP**: Layers of perceptrons.

- Activations: ReLU f(x)=max(0,x)  $f(x) = \max(0,x)$  f(x)=max(0,x), Sigmoid, Tanh.
- Backpropagation: Compute gradients via chain rule to update weights.

**Loss**: MSE for regression, Cross-Entropy for classification.

## **6.2 Convolutional Neural Networks (CNNs)**

For images:

- Convolution Layer: Filters detect features (edges, textures).
- Pooling: Max/Average pooling reduces dimensions.
- Fully Connected Layers: For classification.

**Example Architectures**: LeNet, AlexNet, ResNet (with skip connections to solve vanishing gradients).

## 6.3 Recurrent Neural Networks (RNNs) and LSTMs

For sequences:

- RNN: Hidden state carries information: ht=f(Wht-1+Uxt) h\_t = f(W h\_{t-1} + U x\_t) ht=f(Wht-1+Uxt)
- Problems: Vanishing/Exploding gradients.

**LSTM**: Gates (Input, Forget, Output) to control information flow.

Cell state for long-term memory.

**GRU**: Simplified LSTM with fewer gates.

#### 6.4 Transformers and Attention Mechanisms

**Attention**: Attention(Q,K,V)=softmax(QKTdk)V Attention(Q,K,V) = softmax( $\frac{QK^T}{\sc WK^T} \$  V Attention(Q,K,V)=softmax(dkQKT)V

Self-Attention for sequences.

**Transformer**: Encoder-Decoder with multi-head attention, positional encoding.

• Basis for BERT, GPT models.

**Applications**: NLP, vision (ViT).

(Approximately 3 pages.)

# 7. Model Evaluation and Metrics

Evaluating models ensures reliability.

#### 7.1 Classification Metrics

- Accuracy: (TP + TN) / Total
- **Precision**: TP / (TP + FP)
- Recall: TP / (TP + FN)
- **F1-Score**: 2 \* (Precision \* Recall) / (Precision + Recall)
- ROC-AUC: Area under Receiver Operating Characteristic curve.

Confusion Matrix: Table of TP, TN, FP, FN.

## 7.2 Regression Metrics

- MSE:  $1n\sum(y-y^2)^2 \frac{1}{n} \sum (y-y^2)^2$
- **RMSE**: sqrt(MSE)
- MAE:  $1n\sum |y-y^{\prime}| \frac{1}{n} \sum |y-y^{\prime}|$
- R<sup>2</sup>: 1 (SS\_res / SS\_tot)

## 7.3 Cross-Validation and Hyperparameter Tuning

- **k-Fold CV**: Split data into k folds, train on k-1, test on 1.
- **Grid Search/Random Search**: For hyperparameters.
- Bayesian Optimization: Efficient search.

(Approximately 1 page.)

# 8. Overfitting, Underfitting, and Regularization

#### 8.1 Bias-Variance Tradeoff

- Underfitting (High Bias): Model too simple, poor on train/test.
- Overfitting (High Variance): Model too complex, good on train, poor on test.
- Optimal: Balance for good generalization.

#### 8.2 L1 and L2 Regularization

- L2 (Ridge): Add λΣw2\lambda \sum w^2λΣw2 to loss; shrinks weights.
- **L1** (Lasso): Add  $\lambda \sum |w| \lambda |w| \le |w| \lambda |w|$ ; promotes sparsity (feature selection).

Elastic Net: Combination of L1 and L2.

## 8.3 Dropout and Early Stopping

- **Dropout**: Randomly drop neurons during training (e.g., p=0.5).
- **Early Stopping**: Monitor validation loss, stop when it increases.
- Data Augmentation: For images, rotate/flip to increase dataset.

(Approximately 1 page.)

# 9. Feature Engineering and Data Preprocessing

## 9.1 Handling Missing Data

- Imputation: Mean/Median for numerical, Mode for categorical.
- Deletion: If missing <5%.
- Advanced: KNN Imputation, Multiple Imputation.

## 9.2 Feature Scaling and Normalization

- Min-Max Scaling: x'=x-minmax-min x' = \frac{x min}{max min} x'=max-minx-min
- Standardization: x'=x-μσ x' = \frac{x \mu}{\sigma} x'=σx-μ
- Needed for distance-based algorithms like k-NN, SVM.

## 9.3 Encoding Categorical Variables

- One-Hot Encoding: Binary vectors for categories.
- Label Encoding: Assign integers (for ordinal).
- Target Encoding: Mean of target for each category.

Handling Imbalanced Data: Oversampling (SMOTE), Undersampling, Class Weights.

(Approximately 1 page.)

# 10. Advanced Topics

#### 10.1 Ensemble Methods

- **Bagging**: Bootstrap samples, average predictions (e.g., Random Forest).
- Boosting: Sequential models, focus on errors (e.g., AdaBoost, XGBoost).
  - XGBoost: Optimized gradient boosting with regularization.

## 10.2 Transfer Learning

- Use pre-trained models (e.g., ImageNet for CNNs).
- Fine-tune last layers for new task.
- Saves time and data.

#### 10.3 Explainable AI (XAI)

- SHAP Values: Game theory-based feature importance.
- **LIME**: Local interpretable model-agnostic explanations.
- Importance: For trust in black-box models like deep nets.

# 11. Model Deployment and MLOps

- **Deployment**: Flask/Django for APIs, Docker for containers, Kubernetes for scaling.
- MLOps: CI/CD for ML (e.g., MLflow for tracking, TensorFlow Serving).
- Monitoring: Drift detection (data/model drift).
- Scalability: Batch vs. Real-time inference.

(Approximately 0.5 pages.)

## 12. Ethical Considerations in ML

- **Bias and Fairness**: Models can perpetuate biases in data (e.g., racial bias in facial recognition).
  - Mitigation: Diverse datasets, fairness metrics.
- **Privacy**: Differential Privacy adds noise to protect data.
- Transparency: Document models, use XAI.
- Accountability: Who is responsible for ML decisions?
- Sustainability: Energy consumption of large models.

(Approximately 0.5 pages.)

# 13. References and Further Reading

- Books: "Hands-On Machine Learning with Scikit-Learn, Keras, and TensorFlow" by Aurélien Géron.
- "Pattern Recognition and Machine Learning" by Christopher Bishop.
- Online: Coursera (Andrew Ng's ML course), fast.ai.
- Libraries: Scikit-Learn, TensorFlow, PyTorch.

# **Analog Integrated Circuits Notes**

# **Table of Contents**

- 1. Introduction to Analog Integrated Circuits
- Semiconductor Devices in Analog ICs 2.1 Diodes 2.2 Bipolar Junction Transistors (BJTs) 2.3 Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs)
- 3. Biasing and Small-Signal Models 3.1 Biasing Techniques 3.2 Small-Signal Analysis
- 4. Single-Stage Amplifiers 4.1 Common-Emitter/Source Amplifiers 4.2 Common-Base/Gate Amplifiers 4.3 Common-Collector/Drain Amplifiers
- Multi-Stage Amplifiers 5.1 Cascaded Amplifiers 5.2 Differential Amplifiers
- Operational Amplifiers (Op-Amps) 6.1 Ideal and Non-Ideal Op-Amps 6.2 Op-Amp Applications
- 7. Feedback in Analog Circuits 7.1 Types of Feedback 7.2 Stability and Compensation
- 8. Frequency Response and Bode Plots 8.1 High-Frequency Models 8.2 Miller Effect and Compensation
- 9. Active Filters 9.1 Low-Pass, High-Pass, Band-Pass Filters 9.2 Butterworth, Chebyshev Filters
- Oscillators and Waveform Generators 10.1 RC and LC Oscillators
   10.2 Crystal Oscillators
- 11. Data Converters 11.1 Digital-to-Analog Converters (DACs) 11.2 Analog-to-Digital Converters (ADCs)
- 12. CMOS Analog Design 12.1 CMOS Amplifiers 12.2 Switched-Capacitor Circuits
- 13. Noise in Analog ICs
- Power Management Circuits 14.1 Voltage Regulators 14.2 Charge Pumps
- 15. Layout and Fabrication Considerations
- 16. Advanced Topics 16.1 RF Analog ICs 16.2 Mixed-Signal Design
- 17. Testing and Characterization
- 18. References and Further Reading

# 1. Introduction to Analog Integrated Circuits

Analog Integrated Circuits (ICs) process continuous signals, unlike digital ICs which handle discrete values. They are essential in applications like audio processing, sensor interfaces, power management, and RF communications.

## **History**

- 1950s: Invention of the transistor (1947) led to early ICs.
- **1960s**: First op-amp IC (µA741 by Fairchild, 1968).
- 1970s-1980s: CMOS technology dominance for low power.
- **1990s-Present**: Sub-micron processes, integration with digital (SoCs), high-speed designs.

## **Key Differences from Digital ICs**

- Analog: Deals with voltage/current variations; sensitive to noise, parasitics.
- Digital: Binary states; robust to noise.
- Challenges: Matching, linearity, bandwidth, power consumption.

## **Applications**

- Amplification (audio amps).
- Filtering (signal conditioning).
- Conversion (ADC/DAC in smartphones).
- Power (regulators in devices).

Design tools: SPICE simulators (LTSpice, Cadence), layout software (Virtuoso).

(Approximately 0.5 pages.)

# 2. Semiconductor Devices in Analog ICs

Fundamental building blocks.

#### 2.1 Diodes

- PN Junction Diode: Forward bias: I=Is(eVD/nVT-1) I = I\_s (e^{V\_D / n V\_T} 1) I=Is(eVD/nVT-1), where Is I\_s Is: saturation current, VT=kT/q≈26mV V\_T = kT/q \approx 26 mV VT=kT/q≈26mV, n: ideality factor.
- **Breakdown**: Zener (for regulators), Avalanche.
- Applications: Rectifiers, clamps, references.

**Small-Signal Model**: Conductance  $gd=IDnVT g_d = \frac{I_D}{n V_T} gd=nVTID$ , capacitance Cj C\_j Cj.

## 2.2 Bipolar Junction Transistors (BJTs)

- Types: NPN, PNP.
- Ebers-Moll Model: IC=IS(eVBE/VT-eVBC/VT) I\_C = I\_S (e^{V\_{BE}/V\_T} e^{V\_{BC}/V\_T}) IC=IS(eVBE/VT-eVBC/VT),  $\beta$ =IC/IB \beta = I\_C / I\_B  $\beta$ =IC/IB.
- Regions: Active, Cutoff, Saturation.
- Hybrid-π Model: For small-signal: gm=IC/VT g\_m = I\_C / V\_T gm=IC/VT, rπ=β/gm r\_\pi = \beta / g\_m rπ=β/gm, ro=VA/IC r\_o = V\_A / I\_C ro=VA/IC (Early voltage VA V A VA).

**Advantages**: High gain, speed; Disadvantages: Power hungry.

## 2.3 Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs)

- Types: NMOS, PMOS.
- I-V Characteristics:

  - Saturation: ID=12μCoxWL(VGS-Vth)2(1+λVDS) I\_D = \frac{1}{2} \mu C\_{ox} \frac{W}{L} (V\_{GS} V\_{th})^2 (1 + \lambda VDS)
     ID=21μCoxLW(VGS-Vth)2(1+λVDS)
- Threshold Voltage Vth V\_{th} Vth: Body effect: Vth=Vth0+ $\gamma(|VSB+2\phi F|-2\phi F)$  V\_{th} = V\_{th0} + \gamma (\sqrt{|V\_{SB} + 2\phi\_F|} \sqrt{2\phi\_F}) Vth=Vth0+ $\gamma(|VSB+2\phi F|-2\phi F)$ .

Small-Signal Model: gm= $2\mu$ CoxWLID g\_m = \sqrt{2 \mu C\_{ox} \frac{W}{L} I\_D} gm= $2\mu$ CoxLWID, ro= $1/(\lambda ID)$  r\_o = 1 / (\lambda I\_D) ro= $1/(\lambda ID)$ .

**CMOS**: Complementary pairs for low power.

(Approximately 2 pages.)

# 3. Biasing and Small-Signal Models

## 3.1 Biasing Techniques

- **BJT Biasing**: Voltage divider: VB=VCCR2R1+R2 V\_B = V\_{CC} \frac{R\_2}{R\_1 + R\_2} VB=VCCR1+R2R2, emitter degeneration for stability.
- MOSFET Biasing: Current mirrors: Basic mirror lout=IrefW2/L2W1/L1 I\_{out} = I\_{ref} \frac{W\_2/L\_2}{W\_1/L\_1} lout=IrefW1/L1W2/L2, cascode for high output resistance
- **Temperature Compensation**: Use PTAT (Proportional To Absolute Temperature) currents.

**Wilson Mirror**: Three-transistor mirror for better matching.

## 3.2 Small-Signal Analysis

- Linearize around DC bias point.
- AC Equivalent: Replace devices with models, ground DC sources.
- Analysis Methods: Nodal, Mesh; use for gain, input/output impedance.

Example: Common-emitter gain Av= $-gm(RC | ro) A_v = -g_m (R_C | r_o)$ Av=-gm(RC | ro).

(Approximately 1 page.)

# 4. Single-Stage Amplifiers

## 4.1 Common-Emitter/Source Amplifiers

- BJT CE: Voltage gain Av=-RCre A\_v = \frac{R\_C}{r\_e} Av=-reRC, where re=VT/IE
   r e = V T / I E re=VT/IE.
- **MOS CS**:  $Av = -gm(ro | |RD) A_v = -g_m(r_o | |R_D) Av = -gm(ro | |RD)$ .
- Input Impedance: High with emitter/source degeneration.

## 4.2 Common-Base/Gate Amplifiers

- Low input impedance, high bandwidth.
- Gain: Av≈gmRC A\_v \approx g\_m R\_C Av≈gmRC (non-inverting).

## 4.3 Common-Collector/Drain Amplifiers (Emitters/Source Followers)

- Unity gain, high input Z, low output Z.
- Used as buffers: Av≈1 A\_v \approx 1 Av≈1, Rout=1/gm R\_{out} = 1/g\_m Rout=1/gm.

Cascode Amplifier: Stack CE/CS on CB/CG for high gain and bandwidth.

(Approximately 1.5 pages.)

# 5. Multi-Stage Amplifiers

## **5.1 Cascaded Amplifiers**

- Total gain: Product of individual gains.
- Loading effects: Output of one loads input of next.

• Example: Two-stage CE: High overall gain, but bandwidth reduces.

## **5.2 Differential Amplifiers**

- BJT Diff Amp: Vout=Ad(Vin+-Vin-)+AcVin++Vin-2 V\_{out} = A\_d (V\_{in+} V\_{in-})
   + A\_c \frac{V\_{in+} + V\_{in-}}{2} \text{Vout=Ad(Vin+-Vin-)+Ac2Vin++Vin-}
- Common-Mode Rejection Ratio (CMRR): |Ad/Ac| |A d / A c| |Ad/Ac|.
- Tail current source improves CMRR.
- MOS Diff Pair: Similar, with active loads for high gain.

Fully Differential: Balanced outputs.

(Approximately 1 page.)

# 6. Operational Amplifiers (Op-Amps)

## 6.1 Ideal and Non-Ideal Op-Amps

- Ideal: Infinite gain, bandwidth, input Z; zero output Z, offset.
- Non-Ideal: Finite open-loop gain A0≈105-106 A\_0 \approx 10^5-10^6 A0≈105-106,
   GBW (Gain-Bandwidth Product), slew rate, input offset Vos V\_{os} Vos.

**Two-Stage Op-Amp**: Diff input + common-source output.

## **6.2 Op-Amp Applications**

- Inverting Amp: A=-Rf/Rin A = -R f / R in A=-Rf/Rin
- Non-Inverting: A=1+Rf/Rg A = 1 + R\_f / R\_g A=1+Rf/Rg
- Integrator: Vout=-1RC|Vindt V {out} = -\frac{1}{RC} \int V {in} dt Vout=-RC1|Vindt
- Differentiator: Vout=-RCdVindt V\_{out} = -RC \frac{d V\_{in}}{dt} Vout=-RCdtdVin
- Comparators, instrumentation amps.

Slew Rate:  $SR=dVoutdtmax=ItailCc\ SR = \frac{dV_{out}}{dt}_{max} = \frac{I_{tail}}{C_c} SR=dtdVoutmax=CcItail}$ 

(Approximately 1.5 pages.)

# 7. Feedback in Analog Circuits

## 7.1 Types of Feedback

- Negative: Stabilizes gain, improves linearity.
- Positive: For oscillators.
- Topologies: Series-Shunt (voltage amp), Shunt-Series (current amp), etc.

**Desensitivity**: Closed-loop gain Af=A1+A $\beta$  A\_f = \frac{A}{1 + A \beta} Af=1+A $\beta$ A, where  $\beta$  is feedback factor.

## 7.2 Stability and Compensation

- Phase Margin: 180° phase at unity gain frequency; >45° for stability.
- Bode Plot Analysis: Gain/phase vs. frequency.
- **Compensation**: Add capacitor for pole-zero, e.g., Miller compensation.

Nyquist Criterion: Plot doesn't encircle -1.

(Approximately 1 page.)

# 8. Frequency Response and Bode Plots

## 8.1 High-Frequency Models

- BJT: Add Cπ,Cµ C\_\pi, C\_\mu Cπ,Cµ; fT=gm/(2π(Cπ+Cµ)) f\_T = g\_m / (2\pi (C\_\pi + C \mu)) fT=gm/(2π(Cπ+Cµ))
- MOS: Cgs,Cgd C\_{gs}, C\_{gd} Cgs,Cgd; similar fT f\_T fT.

**Poles and Zeros**: Transfer function H(s)=A0(1+s/z1)...(1+s/p1)...  $H(s) = \frac{A_0 (1 + s/z_1)...}{(1 + s/p_1)...}$   $H(s)=\frac{A_0 (1 + s/z_1)...}{(1 + s/p_1)...}$ 

## 8.2 Miller Effect and Compensation

- Miller Capacitance: Ceff=C(1+|Av|) C\_{eff} = C (1 + |A\_v|) Ceff=C(1+|Av|)
- Causes pole splitting in amps.

Bode Plots: 20 dB/decade per pole, -90° phase shift.

(Approximately 1 page.)

## 9. Active Filters

## 9.1 Low-Pass, High-Pass, Band-Pass Filters

- First-Order LPF:  $H(s)=11+s/\omega 0 H(s) = \frac{1}{1 + s/\omega 0} H(s)=1+s/\omega 01$
- Sallen-Key Topology: For second-order.
- State-Variable Filter: Versatile for all types.

## 9.2 Butterworth, Chebyshev Filters

- Butterworth: Flat passband,  $|H(j\omega)|2=11+(\omega/\omega c)2n |H(j\log a)|^2 = \frac{1}{1 + (\omega/\omega c)2n} |H(j\log a)|^2 = \frac{1}{1 + (\omega/\omega c)2n}$
- Chebyshev: Ripple in passband for sharper cutoff.
- Order n determines roll-off: -20n dB/decade.

**Switched-Capacitor Filters**: Use caps and switches for IC integration.

(Approximately 1 page.)

## 10. Oscillators and Waveform Generators

#### 10.1 RC and LC Oscillators

- Wien-Bridge (RC):  $f=1/(2\pi RC)$   $f=1/(2\pi RC)$ , needs amplitude control.
- Colpitts/Hartley (LC): Tank circuit.
- Barkhausen Criterion: Loop gain =1, phase=0° or 360°.

## **10.2 Crystal Oscillators**

- Piezoelectric, high Q, stable frequency.
- Pierce Oscillator: Common in micros.

**Voltage-Controlled Oscillators (VCOs)**: For PLLs,  $f \sim V$ control  $f \setminus V$ \_{control}  $f \sim V$ control.

(Approximately 1 page.)

## 11. Data Converters

## 11.1 Digital-to-Analog Converters (DACs)

- Binary-Weighted: Fast, but component mismatch.
- R-2R Ladder: Better matching.
- Specs: Resolution (bits), INL/DNL, settling time.

## 11.2 Analog-to-Digital Converters (ADCs)

- Flash: Parallel comparators, fast but power-hungry.
- Successive Approximation (SAR): Binary search, balanced.
- Sigma-Delta: Oversampling, noise shaping.
- Specs: SNR, ENOB, sampling rate (Nyquist: fs > 2f\_max).

**Quantization Error**: Δ/12 \Delta/ \sqrt{12} Δ/12 RMS.

(Approximately 1 page.)

# 12. CMOS Analog Design

## 12.1 CMOS Amplifiers

- Folded-Cascode: High gain, wide swing.
- Telescopic: High speed, but limited swing.

**Current Mirrors**: Cascode for high Rout.

## 12.2 Switched-Capacitor Circuits

- Simulate resistors: Req=1/(fclkC) R\_{eq} = 1/(f\_{clk} C) Req=1/(fclkC)
- Used in filters, ADCs (pipelined).

**Subthreshold Operation**: For ultra-low power, ID $\propto$ eVGS/nVT I\_D \propto e^{V\_{GS}/n V\_T} ID $\propto$ eVGS/nVT.

(Approximately 1 page.)

# 13. Noise in Analog ICs

- Types: Thermal (Johnson): vn2=4kTRΔf v\_n^2 = 4 k T R \Delta f vn2=4kTRΔf
- Shot:  $in2=2gl\Delta f i n^2 = 2 g l \Delta f i n^2 = 2 g \Delta f$
- Flicker (1/f): vn2=KWLfΔf v\_n^2 = \frac{K}{W L f} \Delta f vn2=WLfKΔf
- Noise Figure: NF=10log(SNRin/SNRout) NF = 10 \log (SNR\_{in}/SNR\_{out})
   NF=10log(SNRin/SNRout)

**Mitigation**: Chopping, correlated double sampling.

(Approximately 0.5 pages.)

# 14. Power Management Circuits

## 14.1 Voltage Regulators

- Linear (LDO): Dropout voltage low, Vout=Vref(1+R1/R2) V\_{out} = V\_{ref} (1 + R\_1/R\_2) Vout=Vref(1+R1/R2)
- Switching (Buck/Boost): Efficient, but noisy.

## 14.2 Charge Pumps

- Dickson: Capacitor-based voltage multipliers.
- For non-volatile memory, LED drivers.

**Bandgap Reference**: VBG≈1.25V V\_{BG} \approx 1.25 V VBG≈1.25V, temperature independent: PTAT + CTAT.

(Approximately 0.5 pages.)

# 15. Layout and Fabrication Considerations

- Matching: Common-centroid for transistors.
- Parasitics: Capacitance, resistance in interconnects.
- ESD Protection: Diodes, clamps.
- Process Variations: Corner analysis (FF, SS, TT).

(Approximately 0.5 pages.)

## 16. Advanced Topics

## 16.1 RF Analog ICs

- LNAs (Low-Noise Amps), Mixers, PAs.
- S-Parameters for high freq.
- Impedance Matching: Smith Chart.

## 16.2 Mixed-Signal Design

- Integrate analog/digital: Substrate noise, clock jitter.
- PLLs: Phase-Locked Loops for clock gen.

(Approximately 0.5 pages.)

<sup>\*\*</sup> guard Rings\*\*: For noise isolation.

# 17. Testing and Characterization

- Parametric Tests: Gain, offset, PSRR (Power Supply Rejection Ratio).
- Functional: Step response, frequency sweep.
- Yield Analysis: Monte Carlo simulations for variations.

(Approximately 0.5 pages.)

# 18. References and Further Reading

- Books: "Analog Integrated Circuit Design" by David Johns and Ken Martin.
- "CMOS Analog Circuit Design" by Phillip Allen and Douglas Holberg.
- Online: MIT OpenCourseWare (6.301 Solid-State Circuits), Razavi's lectures on YouTube.
- Tools: Cadence, Synopsys.

These notes cover the essentials of Analog Integrated Circuits with detailed explanations, equations, and examples. For practical design, simulate circuits using SPICE.

# **Microcontroller Notes**

## **Table of Contents**

- 1. Introduction to Microcontrollers
- 2. Microcontroller Architecture 2.1 Von Neumann vs. Harvard Architecture 2.2 CPU Components 2.3 Memory Types
- Key Components of Microcontrollers 3.1 Central Processing Unit (CPU)
   3.2 Input/Output Ports 3.3 Timers and Counters 3.4 Analog-to-Digital Converters (ADC)
   3.5 Digital-to-Analog Converters (DAC)
- Popular Microcontroller Families 4.1 AVR (e.g., ATmega Series) 4.2 PIC (Peripheral Interface Controller) 4.3 ARM-Based (e.g., STM32, Cortex-M) 4.4 8051 and Derivatives
- 5. Programming Microcontrollers 5.1 Assembly Language 5.2 High-Level Languages (C/C++) 5.3 Integrated Development Environments (IDEs) 5.4 Bootloaders and Flashing
- 6. Interrupts and Exception Handling 6.1 Interrupt Sources and Vectors 6.2 Priority Levels 6.3 Context Switching
- 7. Peripheral Interfacing 7.1 GPIO (General Purpose Input/Output) 7.2 Serial Communication (UART, SPI, I2C) 7.3 PWM (Pulse Width Modulation) 7.4 Analog Interfaces
- 8. Power Management and Low-Power Modes 8.1 Sleep Modes 8.2 Clock Management 8.3 Battery-Powered Designs
- Real-Time Operating Systems (RTOS) for Microcontrollers 9.1
   FreeRTOS and Alternatives 9.2 Task Scheduling 9.3 Mutexes and Semaphores
- 10. Debugging and Testing 10.1 In-Circuit Debugging (ICD) 10.2 Simulators and Emulators 10.3 Oscilloscope and Logic Analyzers
- 11. Applications of Microcontrollers 11.1 Embedded Systems 11.2 IoT Devices 11.3 Automotive and Industrial Control
- 12. Advanced Topics 12.1 Wireless Communication (Bluetooth, Wi-Fi) 12.2 Security in Microcontrollers 12.3 FPGA Integration and SoCs
- 13. Design Considerations and Best Practices
- 14. Future Trends in Microcontrollers
- 15. References and Further Reading

## 1. Introduction to Microcontrollers

Microcontrollers (MCUs) are compact integrated circuits designed to govern specific operations in embedded systems. Unlike microprocessors, which require external components for memory and peripherals, MCUs integrate CPU, memory, and I/O peripherals on a single chip, making them ideal for cost-effective, low-power applications.

## **History**

- **1970s**: Emergence with Intel 4004 (first microprocessor, 1971) and TMS1000 (first MCU, 1974 by Texas Instruments).
- 1980s: 8051 by Intel became a standard.
- 1990s: AVR by Atmel introduced RISC architecture.
- 2000s-Present: ARM Cortex-M series dominates with 32-bit processing; rise of IoT drives low-power MCUs.

## **Key Features**

- On-Chip Resources: Flash/ROM for program storage, RAM for data, EEPROM for non-volatile data.
- **Peripherals**: Timers, ADCs, communication interfaces.
- Power Efficiency: Operate at 1.8V-5V, with currents in µA for sleep modes.
- Clock Speeds: From kHz to hundreds of MHz.

#### **Differences from Microprocessors**

- MCUs: Self-contained, application-specific.
- Microprocessors: General-purpose, need external RAM/ROM.

Applications: Home appliances, automotive ECUs, medical devices, drones.

Challenges: Limited resources, real-time constraints, power optimization.

(Approximately 0.5 pages.)

# 2. Microcontroller Architecture

#### 2.1 Von Neumann vs. Harvard Architecture

- **Von Neumann**: Shared bus for program and data memory (e.g., 8051). Simpler but bottleneck-prone.
- **Harvard**: Separate buses for program (flash) and data (RAM) (e.g., AVR, PIC). Faster execution, but complex design.

Modified Harvard: Common in modern MCUs, allows data access to program memory.

## 2.2 CPU Components

- ALU (Arithmetic Logic Unit): Performs operations like ADD, SUB, AND, OR.
- **Registers**: Accumulator, program counter (PC), stack pointer (SP), status register (flags: Zero, Carry, Overflow).
- Instruction Decoder: Interprets opcodes.
- Bus Interface: Data, address, control buses.

**RISC vs. CISC**: Most MCUs are RISC (Reduced Instruction Set Computing) for efficiency (e.g., ARM); CISC in older like 8051.

## 2.3 Memory Types

- **ROM/Flash**: Non-volatile program storage (e.g., 4KB-1MB).
- **RAM**: Volatile data storage (e.g., 256B-256KB).
- **EEPROM**: Non-volatile for configuration (e.g., 512B-4KB).
- **Memory Mapping**: Addresses for peripherals (I/O-mapped or memory-mapped).

Endianness: Little-endian (ARM) vs. big-endian.

(Approximately 1 page.)

# 3. Key Components of Microcontrollers

## 3.1 Central Processing Unit (CPU)

- 8-bit (e.g., AVR), 16-bit (PIC), 32-bit (ARM).
- Clock Sources: Internal RC, external crystal (for accuracy), PLL for multiplication.
- Pipeline: 1-3 stages in simple MCUs; deeper in advanced.

## 3.2 Input/Output Ports

- GPIO Pins: Configurable as input/output, with pull-up/down resistors.
- Multiplexing: Pins shared with peripherals (e.g., UART TX/RX).

#### 3.3 Timers and Counters

- **Timers**: Generate delays, PWM; e.g., 16-bit timer with prescaler.
- Counters: Count external events.

• Modes: Normal, CTC (Clear Timer on Compare), PWM.

Watchdog Timer (WDT): Resets MCU if code hangs.

## 3.4 Analog-to-Digital Converters (ADC)

- Resolution: 8-12 bits.
- Types: Successive Approximation (SAR), Sigma-Delta.
- Sampling: Vout=VinVref×(2n-1) V\_{out} = \frac{V\_{in}}{V\_{ref}} \times (2^n 1) Vout=VrefVin×(2n-1), n=bits.
- Channels: Multiple multiplexed inputs.

## 3.5 Digital-to-Analog Converters (DAC)

- Less common; resolution 8-12 bits.
- Used for audio, waveform generation.

(Approximately 1.5 pages.)

4. Popular Microcontroller Families

## 4.1 AVR (e.g., ATmega Series)

- 8-bit RISC, Harvard architecture.
- ATmega328P (Arduino Uno): 32KB flash, 2KB RAM, 1KB EEPROM, 16MHz.
- Features: In-System Programming (ISP), rich peripherals.

## **4.2 PIC (Peripheral Interface Controller)**

- By Microchip; 8/16/32-bit.
- PIC16F: Mid-range, self-write flash.
- Advantages: Low cost, wide voltage range.

## 4.3 ARM-Based (e.g., STM32, Cortex-M)

- 32-bit, from STMicroelectronics, NXP, etc.
- Cortex-M0/M3/M4/M7: Thumb instruction set, NVIC for interrupts.
- STM32F4: Up to 168MHz, floating-point unit (FPU).

#### 4.4 8051 and Derivatives

- 8-bit CISC, Von Neumann.
- Modern: Silicon Labs, with USB, CAN.
- Legacy but still used in simple apps.

#### Comparison Table:

| Family | Bit Width | Clock Speed  | Flash Size | Peripherals    |
|--------|-----------|--------------|------------|----------------|
| AVR    | 8-bit     | Up to 20MHz  | 4-256KB    | ADC, UART, SPI |
| PIC    | 8/16/32   | Up to 64MHz  | 4-512KB    | ECC, PWM       |
| ARM    | 32-bit    | Up to 480MHz | 16KB-2MB   | USB, Ethernet  |
| 8051   | 8-bit     | Up to 50MHz  | 4-128KB    | Timers, Serial |

(Approximately 1.5 pages.)

# 5. Programming Microcontrollers

## 5.1 Assembly Language

- Mnemonics: MOV, ADD, JMP.
- Example (AVR): LDI R16, 0xFF; OUT PORTB, R16 (set PORTB high).
- Pros: Fine control; Cons: Tedious.

## 5.2 High-Level Languages (C/C++)

- Compilers: GCC for AVR/ARM, MPLAB for PIC.
- Libraries: HAL (Hardware Abstraction Layer) in STM32Cube.
- Example (C): void main() { DDRB = 0xFF; PORTB = 0x01; } (LED blink).

## **5.3 Integrated Development Environments (IDEs)**

- Arduino IDE: Beginner-friendly.
- Atmel Studio/Microchip MPLAB: Professional.
- Keil uVision/Eclipse for ARM.

#### 5.4 Bootloaders and Flashing

- Bootloader: USB/UART for in-field updates.
- Programmers: ISP (AVR), JTAG/SWD (ARM).
- Hex Files: Intel Hex format for flashing.

(Approximately 1.5 pages.)

# 6. Interrupts and Exception Handling

## **6.1 Interrupt Sources and Vectors**

- Sources: External pins, timers overflow, ADC complete, UART RX.
- Vector Table: Addresses for ISR (Interrupt Service Routine).

Example ISR (C): ISR(TIMER0\_OVF\_vect) { /\* code \*/ }

## 6.2 Priority Levels

- Fixed (AVR) or programmable (ARM NVIC with 256 levels).
- Nested Interrupts: Enabled by priority.

## 6.3 Context Switching

- Save registers on stack, execute ISR, restore.
- Latency: Few cycles in simple MCUs.

(Approximately 1 page.)

# 7. Peripheral Interfacing

## 7.1 GPIO (General Purpose Input/Output)

- Configuration: Direction registers (DDR), pull-ups.
- Bit Manipulation: PORTB |= (1 << PB0); (set bit).</li>

#### 7.2 Serial Communication (UART, SPI, I2C)

- UART: Asynchronous, baud rate fbaud=fclk/(16×(UBRR+1)) f\_{baud} = f\_{clk}/(16 \times (UBRR+1)) fbaud=fclk/(16×(UBRR+1)).
- **SPI**: Synchronous, master-slave, full-duplex.
- I2C: Multi-master, address-based, SDA/SCL lines.

#### 7.3 PWM (Pulse Width Modulation)

- Duty Cycle: D=TonT×100% D = \frac{T\_{on}}{T} \times 100\% D=TTon×100%
- For motor control, LED dimming.

## 7.4 Analog Interfaces

- ADC: Reference voltage, triggering (free-running, interrupt).
- Sensors: Temperature (LM35), light (LDR).

(Approximately 1.5 pages.)

# 8. Power Management and Low-Power Modes

## 8.1 Sleep Modes

- Idle: CPU off, peripherals on.
- Power-Down: Most off, wake by interrupt.
- Standby: Fast wake-up.

Example: AVR set\_sleep\_mode(SLEEP\_MODE\_PWR\_DOWN); sleep\_enable();

## 8.2 Clock Management

- Prescalers: Divide clock for power save.
- Dynamic Scaling: Adjust frequency based on load.

## 8.3 Battery-Powered Designs

- Brown-Out Detection (BOD): Reset on low voltage.
- Efficiency: Use LDOs, switch to low-power oscillators.

(Approximately 1 page.)

# 9. Real-Time Operating Systems (RTOS) for Microcontrollers

#### 9.1 FreeRTOS and Alternatives

- FreeRTOS: Open-source, portable.
- Alternatives: Zephyr, mbed OS.

#### 9.2 Task Scheduling

- Preemptive: Priority-based.
- Cooperative: Yield control.

Example: xTaskCreate(taskFunction, "Task", stackSize, NULL, priority, NULL);

#### 9.3 Mutexes and Semaphores

- Mutex: For mutual exclusion.
- Semaphore: Signaling between tasks.
- Queues: Inter-task communication.

(Approximately 1 page.)

# 10. Debugging and Testing

## 10.1 In-Circuit Debugging (ICD)

- Tools: AVR Dragon, PICkit, ST-Link.
- Breakpoints, step-through.

#### 10.2 Simulators and Emulators

- Proteus, AVR Simulator in Atmel Studio.
- Hardware Emulators: For real-time testing.

## 10.3 Oscilloscope and Logic Analyzers

- Scope: Analog signals, timing.
- Logic Analyzer: Digital protocols (SPI/I2C decode).

Unit Testing: Frameworks like Unity for embedded C.

(Approximately 1 page.)

# 11. Applications of Microcontrollers

## 11.1 Embedded Systems

Consumer: Washing machines, microwaves.

#### 11.2 IoT Devices

- ESP32 (Wi-Fi/BT integrated): Smart home.
- Sensor nodes with low-power MCUs.

#### 11.3 Automotive and Industrial Control

- ECUs: Engine control with CAN bus.
- PLCs: Automation with PID control.

Case Study: Arduino in robotics – motor control, sensor fusion.

(Approximately 0.5 pages.)

# 12. Advanced Topics

## 12.1 Wireless Communication (Bluetooth, Wi-Fi)

Modules: ESP8266, nRF52 (BLE).

Protocols: MQTT for IoT.

## 12.2 Security in Microcontrollers

Secure Boot: Verify firmware.

• Encryption: AES hardware accelerators.

• Side-Channel Attacks: Mitigation via constant-time code.

## 12.3 FPGA Integration and SoCs

• SoCs: MCU + FPGA (e.g., Xilinx Zyng).

• For custom peripherals.

(Approximately 1 page.)

# 13. Design Considerations and Best Practices

- Hardware: Decoupling capacitors, PCB layout for noise reduction.
- Software: Modular code, error handling, watchdog use.
- **EMC/EMI**: Grounding, shielding.
- Scalability: Choose MCU with headroom.
- **Cost Optimization**: Minimize pins, use integrated peripherals.

(Approximately 0.5 pages.)

## 14. Future Trends in Microcontrollers

- Al/ML Integration: TinyML on MCUs (e.g., TensorFlow Lite Micro).
- 5G/IoT: Ultra-low power, edge computing.
- RISC-V: Open-source alternative to ARM.
- Sustainability: Energy-harvesting MCUs.
- Quantum-Resistant Security.

As of 2025, trends include heterogeneous cores (big.LITTLE in MCUs) and advanced process nodes (7nm+).

(Approximately 0.5 pages.)

# 15. References and Further Reading

- Books: "Making Embedded Systems" by Elecia White.
- "Programming Embedded Systems" by Michael Barr.
- Online: Arduino.cc, STM32 Documentation, AVR Freaks Forum.
- Courses: Coursera (Embedded Systems by University of Colorado), edX (ARM-based).
- Tools: PlatformIO (multi-platform IDE), Saleae Logic Analyzer.

These notes provide a detailed overview of microcontrollers. For hands-on learning, start with Arduino projects and progress to bare-metal programming.

# **Digital Techniques Notes**

## **Table of Contents**

- 1. Introduction to Digital Techniques
- Number Systems and Codes 2.1 Binary, Decimal, Hexadecimal, Octal 2.2 Binary Arithmetic and Complements 2.3 Error-Detecting and Correcting Codes
- 3. Logic Gates and Boolean Algebra 3.1 Basic Logic Gates 3.2 Universal Gates and Logic Families 3.3 Boolean Theorems and Simplification
- Combinational Logic Circuits 4.1 Adders and Subtractors 4.2 Multiplexers and Demultiplexers 4.3 Encoders and Decoders 4.4 Comparators and Parity Generators
- Sequential Logic Circuits 5.1 Latches and Flip-Flops 5.2 Counters:
   Synchronous and Asynchronous 5.3 Shift Registers 5.4 State Machines:
   Moore and Mealy Models
- 6. Memory Devices 6.1 RAM and ROM Types 6.2 Cache Memory and Virtual Memory Basics 6.3 Flash and EEPROM
- 7. Programmable Logic Devices (PLDs) 7.1 PAL, PLA, and GAL 7.2 Field-Programmable Gate Arrays (FPGAs) 7.3 Complex Programmable Logic Devices (CPLDs)
- 8. Digital Integrated Circuits and Logic Families 8.1 TTL, CMOS, ECL 8.2 Fan-Out, Propagation Delay, Power Dissipation 8.3 Interfacing Between Logic Families
- 9. Analog-to-Digital and Digital-to-Analog Converters 9.1 ADC Types: Flash, SAR, Sigma-Delta 9.2 DAC Types: Weighted Resistor, R-2R Ladder 9.3 Resolution, Accuracy, and Sampling Theorem
- 10. Arithmetic Logic Units (ALUs) and Processors Basics 10.1 ALU Design 10.2 Simple Processor Architecture
- 11. Timing and Clocking in Digital Systems 11.1 Clock Skew and Jitter 11.2 Setup and Hold Times 11.3 Metastability
- 12. Testing and Debugging Digital Circuits 12.1 Fault Models and Testing Techniques 12.2 Simulation Tools (VHDL/Verilog) 12.3 Boundary Scan (JTAG)

- 13. Advanced Topics 13.1 Asynchronous Design and Hazards 13.2 Low-Power Digital Design 13.3 Quantum Digital Techniques (Basics)
- 14. Applications of Digital Techniques
- 15. References and Further Reading

# 1. Introduction to Digital Techniques

Digital techniques involve the representation, processing, and transmission of information using discrete signals (0s and 1s), as opposed to continuous analog signals. They form the foundation of modern electronics, computing, and communication systems.

## **History**

- **1940s-1950s**: Invention of the transistor (1947) enabled digital circuits; ENIAC (1945) as first digital computer.
- 1960s: TTL logic family by Texas Instruments; integrated circuits reduce size.
- 1970s: Microprocessors (Intel 4004, 1971); rise of PLDs.
- 1980s-1990s: CMOS dominance for low power; FPGAs by Xilinx (1984).
- 2000s-Present: Nanoscale integration, quantum computing influences, Al hardware accelerators.

## **Advantages Over Analog**

- Noise immunity: Digital signals are regenerative.
- Precision: Exact values via binary encoding.
- Flexibility: Programmable logic.
- Storage: Easy with memory devices.

## **Key Concepts**

- Binary System: Base-2 representation.
- Logic Levels: High (1, e.g., 3.3V-5V), Low (0, ~0V).
- Clocking: Synchronous operations timed by pulses.

Applications: Computers, smartphones, embedded systems, signal processing.

Challenges: Power consumption, timing issues, complexity in large designs.

(Approximately 0.5 pages.)

# 2. Number Systems and Codes

#### 2.1 Binary, Decimal, Hexadecimal, Octal

- **Binary (Base-2)**: Digits 0,1; e.g., 1011<sub>2</sub> = 11<sub>10</sub>.
- **Decimal (Base-10)**: Standard; conversion: Sum of (digit × base^position).
- **Hexadecimal (Base-16)**: Digits 0-9,A-F; e.g., 2A<sub>16</sub> = 42<sub>10</sub>.
- Octal (Base-8): Digits 0-7; e.g., 138 = 1110.

#### Conversions:

- Binary to Hex: Group 4 bits (e.g., 1010 = A).
- Binary to Octal: Group 3 bits.

## 2.2 Binary Arithmetic and Complements

- Addition: Carry-over; e.g., 101 + 110 = 1011.
- Subtraction: Borrow; or use 2's complement.
- 1's Complement: Invert bits.
- **2's Complement**: 1's complement +1; e.g., -5 (4-bit): 1011 (invert 0101→1010 +1=1011).
- Overflow Detection: Sign bit change in signed arithmetic.

Signed Magnitude: MSB as sign bit.

## 2.3 Error-Detecting and Correcting Codes

- Parity Bit: Even/Odd for detection.
- Hamming Code: Detects/corrects single errors; positions as powers of 2 for parity bits.
  - o Example: For 4 data bits, 3 parity bits; total 7 bits.
- CRC (Cyclic Redundancy Check): Polynomial division for burst errors.

BCD (Binary-Coded Decimal): 4 bits per decimal digit; e.g., 25 = 0010 0101.

(Approximately 1.5 pages.)

# 3. Logic Gates and Boolean Algebra

## 3.1 Basic Logic Gates

- **AND**:  $Y = A \cdot B$  (all inputs high).
- **OR**: Y = A + B (any input high).
- **NOT**:  $Y = \overline{A}$  (invert).
- **NAND**: Y = (A · B) (universal).
- **NOR**: Y = (A + B) (universal).
- XOR: Y = A ⊕ B (different inputs).
- **XNOR**: Y = (A ⊕ B) (same inputs).

Truth Tables: Enumerate all input combinations.

## 3.2 Universal Gates and Logic Families

- NAND/NOR can implement any logic.
- Logic Families:
  - o TTL (Transistor-Transistor Logic): Fast, 5V.
  - o CMOS (Complementary MOS): Low power, 3-15V.
  - o ECL (Emitter-Coupled Logic): High speed, negative voltages.

## 3.3 Boolean Theorems and Simplification

- Theorems:
  - o Idempotent: A + A = A,  $A \cdot A = A$ .
  - o Absorption:  $A + (A \cdot B) = A$ .
  - o De Morgan's:  $(A + B) = \overline{A} \cdot \overline{B}$ ,  $(A \cdot B) = \overline{A} + \overline{B}$ .
- Karnaugh Maps (K-Maps): 2-6 variables; group 1s for SOP (Sum of Products).
  - Example: For f(A,B,C) =  $\Sigma$ (1,3,5,7), simplify to  $\bar{B}$  + A $\bar{C}$ ? Wait, actual:  $\bar{A}C$  + A $\bar{C}$  + BC (check map).
- Quine-McCluskey: Tabular method for >4 variables.

(Approximately 1.5 pages.)

# 4. Combinational Logic Circuits

Outputs depend only on current inputs.

#### 4.1 Adders and Subtractors

- Half Adder: Sum = A ⊕ B, Carry = A · B.
- Full Adder: Sum =  $A \oplus B \oplus C_{in}$ , Carry =  $(A \cdot B) + (C_{in} \cdot (A \oplus B))$ .
- Ripple Carry Adder: Chain full adders; delay proportional to bits.
- Carry Look-Ahead: Faster, generates propagate/generate signals.
- **Subtractor**: Use 2's complement adder.

## 4.2 Multiplexers and Demultiplexers

- MUX: Selects one input to output; 2<sup>n</sup> inputs, n select lines.
  - Example: 4:1 MUX: Y = S1'S0'I0 + S1'S0 I1 + S1 S0' I2 + S1 S0 I3.
- DEMUX: Routes input to one output.

Applications: Data routing, function generators.

#### 4.3 Encoders and Decoders

- **Encoder**: Binary to code; e.g., 8:3 priority encoder.
- **Decoder**: Code to binary; e.g., 3:8 decoder activates one output.
- 7-Segment Decoder: For displays.

## 4.4 Comparators and Parity Generators

- Comparator: A=B, A>B, A<B; cascade for multi-bit.
- Parity Generator/Checker: Add/check parity bit.

(Approximately 2 pages.)

# 5. Sequential Logic Circuits

Outputs depend on inputs and previous states.

## 5.1 Latches and Flip-Flops

- **SR Latch**: Set/Reset; metastable if S=R=1.
- **D Latch**: Transparent; Q follows D when enable high.
- Flip-Flops: Edge-triggered.
  - o **D FF**: Q = D on clock edge.
  - **JK FF**: Toggle if J=K=1.
  - **T FF**: Toggle on T=1.
- Master-Slave: Avoids race conditions.

Characteristic Equations: e.g., JK: Q\_next = J Q + K Q.

## 5.2 Counters: Synchronous and Asynchronous

- Asynchronous (Ripple): FFs trigger sequentially; modulus 2^n.
- Synchronous: All FFs clocked together; design with state tables.
- Up/Down Counter: Control direction.
- Mod-N Counter: Reset at N; e.g., decade (mod-10).

#### 5.3 Shift Registers

- SISO, SIPO, PISO, PIPO.
- Universal Shift Register: Modes for shift left/right, parallel load.
- Applications: Serial-parallel conversion, delay lines.

#### 5.4 State Machines: Moore and Mealy Models

- Moore: Output from state only.
- **Mealy**: Output from state and input (may have glitches).
- Design: State diagram  $\rightarrow$  table  $\rightarrow$  excitation equations  $\rightarrow$  circuit.

(Approximately 2 pages.)

# 6. Memory Devices

### 6.1 RAM and ROM Types

- RAM: Volatile; SRAM (fast, flip-flop based), DRAM (capacitor, refresh needed).
- ROM: Non-volatile; PROM (one-time), EPROM (UV erase), EEPROM (electrical erase).

Address Decoding: Select chip with higher bits.

### 6.2 Cache Memory and Virtual Memory Basics

- Cache: Fast SRAM between CPU and main RAM; hit/miss rates.
- Virtual Memory: Paging/swapping for larger address space.

### 6.3 Flash and EEPROM

- Flash: Block erase, NAND/NOR types.
- Wear-Leveling for longevity.

Memory Hierarchy: Registers > Cache > RAM > Storage.

(Approximately 1 page.)

# 7. Programmable Logic Devices (PLDs)

### 7.1 PAL, PLA, and GAL

- PLA (Programmable Logic Array): Programmable AND/OR arrays.
- PAL: Fixed OR, programmable AND.
- GAL: Reprogrammable PAL with output logic.

### 7.2 Field-Programmable Gate Arrays (FPGAs)

- Configurable Logic Blocks (CLBs): LUTs, FFs.
- Interconnects: Switch matrices.
- Vendors: Xilinx (AMD), Altera (Intel).
- HDL: VHDL/Verilog for design.

### 7.3 Complex Programmable Logic Devices (CPLDs)

- Multiple PAL-like blocks with interconnects.
- Non-volatile, faster reconfiguration than FPGAs for small designs.

Applications: Custom hardware, prototyping.

# 8. Digital Integrated Circuits and Logic Families

### 8.1 TTL, CMOS, ECL

- TTL: Bipolar transistors; subtypes like LS, AS.
- CMOS: MOS transistors; low static power, high noise margin.
- **ECL**: Unsaturated transistors; fastest, high power.

### 8.2 Fan-Out, Propagation Delay, Power Dissipation

- Fan-Out: Number of gates driven; TTL ~10, CMOS higher.
- **Delay**: t pd = time from input change to output.
- Power: Static (leakage) + Dynamic (switching: P = C V² f).

Figure of Merit: Power-Delay Product (PDP).

### 8.3 Interfacing Between Logic Families

- Level Shifters: e.g., TTL to CMOS using pull-up.
- Open-Collector: For wired-AND.

(Approximately 1 page.)

# 9. Analog-to-Digital and Digital-to-Analog Converters

Bridge between analog and digital worlds.

### 9.1 ADC Types: Flash, SAR, Sigma-Delta

- Flash: Parallel comparators; fast (GHz), power-hungry (2^n -1 comparators).
- SAR (Successive Approximation): Binary search; balanced speed/power.
- **Sigma-Delta**: Oversampling, noise shaping; high resolution.

**Nyquist Theorem**: Sample at >2x max frequency.

### 9.2 DAC Types: Weighted Resistor, R-2R Ladder

- **Weighted**: Resistors R,2R,4R,...; mismatch issues.
- R-2R: Ladder network; better accuracy.

### 9.3 Resolution, Accuracy, and Sampling Theorem

- Resolution: n bits → 2<sup>n</sup> levels; LSB = V\_ref / 2<sup>n</sup>.
- Errors: Offset, Gain, INL/DNL.
- Aliasing: If undersampled.

(Approximately 1 page.)

# 10. Arithmetic Logic Units (ALUs) and Processors Basics

### 10.1 ALU Design

- Performs arithmetic (add/sub) and logic (AND/OR/XOR).
- Flags: Zero, Carry, Overflow.
- Example: 4-bit ALU with select lines for operations.

### **10.2 Simple Processor Architecture**

- Von Neumann: Shared memory.
- Harvard: Separate instruction/data.
- Components: ALU, Registers, Control Unit, Memory.

Instruction Cycle: Fetch-Decode-Execute.

(Approximately 0.5 pages.)

# 11. Timing and Clocking in Digital Systems

### 11.1 Clock Skew and Jitter

• Skew: Delay difference in clock arrival.

• Jitter: Short-term variation in clock edges.

Mitigation: Clock trees, PLLs.

### 11.2 Setup and Hold Times

- Setup (t\_su): Data stable before clock.
- Hold (t\_h): Data stable after clock.
- Violation leads to metastability.

### 11.3 Metastability

• FF in undefined state; resolved probabilistically.

Synchronizers: Chain FFs for async inputs.

(Approximately 0.5 pages.)

### 12. Testing and Debugging Digital Circuits

### 12.1 Fault Models and Testing Techniques

- Stuck-At Faults: Pin stuck at 0/1.
- ATPG (Automatic Test Pattern Generation).
- Controllability/Observability.

### 12.2 Simulation Tools (VHDL/Verilog)

- HDL: Describe circuits; e.g., Verilog module.
- Tools: ModelSim, Vivado Simulator.

### 12.3 Boundary Scan (JTAG)

- IEEE 1149.1: Chain for testing interconnects.
- Instructions: EXTEST, SAMPLE.

(Approximately 0.5 pages.)

# 13. Advanced Topics

### 13.1 Asynchronous Design and Hazards

- Hazards: Static (glitch in steady state), Dynamic.
- Elimination: Redundant terms in K-maps.
- Async: No clock; handshaking protocols.

### 13.2 Low-Power Digital Design

- Clock Gating: Disable unused clocks.
- Voltage Scaling: DVFS (Dynamic Voltage Frequency Scaling).
- Leakage Reduction: High-Vt transistors.

### 13.3 Quantum Digital Techniques (Basics)

- Qubits: Superposition, entanglement.
- Gates: Hadamard, CNOT.
- Applications: Quantum computing interfaces with classical digital.

# 14. Applications of Digital Techniques

- Computing: CPUs, GPUs.
- Communications: Modems, error correction.
- Control Systems: PLCs, embedded controllers.
- Consumer: Digital TVs, smart devices.
- Medical: Imaging processors.

Case Study: FPGA in AI acceleration – parallel processing.

(Approximately 0.5 pages.)

# 15. References and Further Reading

- Books: "Digital Design" by M. Morris Mano.
- "Principles of CMOS VLSI Design" by Neil Weste and David Harris.
- Online: AllAboutCircuits.com, NPTEL lectures on Digital Circuits.
- Tools: Logisim (simulator), Quartus/Vivado for FPGA.
- Courses: Coursera (Digital Systems by Universitat Autònoma de Barcelona).

These notes offer a comprehensive guide to Digital Techniques. Practice with simulations and breadboard circuits for better understanding.

# **Control Systems Notes**

### **Table of Contents**

- 1. Introduction to Control Systems
- Mathematical Modeling of Systems 2.1 Transfer Functions 2.2 Block Diagrams and Signal Flow Graphs 2.3 State-Space Representation
- Time-Domain Analysis 3.1 First-Order Systems 3.2 Second-Order Systems 3.3 Higher-Order Systems and Performance Specifications
- 4. Stability Analysis 4.1 Routh-Hurwitz Criterion 4.2 Root Locus Technique 4.3 Nyquist Stability Criterion
- 5. Frequency-Domain Analysis 5.1 Bode Plots 5.2 Gain and Phase Margins 5.3 Polar Plots
- Controllers and Compensation 6.1 PID Controllers 6.2 Lead, Lag, and Lead-Lag Compensators 6.3 Cascade and Feedback Compensation
- State-Space Analysis and Design 7.1 Controllability and Observability 7.2 State Feedback and Pole Placement 7.3 Observers and Estimators
- 8. Digital Control Systems 8.1 Z-Transform and Discrete-Time Systems 8.2 Digital Controllers and Sampling 8.3 Stability in Discrete Domain
- Nonlinear Control Systems 9.1 Describing Functions 9.2 Phase-Plane Analysis 9.3 Lyapunov Stability
- Optimal Control 10.1 Linear Quadratic Regulator (LQR) 10.2 Pontryagin's Minimum Principle
- Robust Control and Adaptive Systems 11.1 H-Infinity Control
   Model Reference Adaptive Control (MRAC)
- 12. Applications of Control Systems
- 13. Simulation and Tools
- 14. References and Further Reading

# 1. Introduction to Control Systems

Control systems are interdisciplinary engineering fields focused on managing the behavior of dynamic systems to achieve desired outputs. They involve sensing, processing, and actuating to maintain stability and performance.

### Classification

- Open-Loop: No feedback; output not monitored (e.g., toaster timer).
- **Closed-Loop (Feedback)**: Uses sensors to compare output with reference, adjust via controller (e.g., thermostat).

### Components

- Plant/Process: System to control (e.g., motor).
- Sensor: Measures output.
- Controller: Computes control signal (e.g., PID).
- Actuator: Applies control (e.g., valve).
- Reference Input: Desired value.

### **History**

- 18th-19th Century: James Watt's centrifugal governor (1788) for steam engines.
- 1930s-1940s: Frequency-domain methods by Nyquist, Bode.
- 1950s-1960s: State-space by Kalman; root locus by Evans.
- 1970s-Present: Digital control, optimal/adaptive systems, Al integration.

### **Applications**

 Aerospace (autopilot), Automotive (ABS), Robotics, Process Industries (chemical plants), Biomedical (insulin pumps).

Challenges: Disturbances, nonlinearities, uncertainties.

(Approximately 0.5 pages.)

# 2. Mathematical Modeling of Systems

Modeling represents systems mathematically for analysis and design.

#### 2.1 Transfer Functions

- Laplace transform-based: G(s)=Y(s)U(s) G(s) = \frac{Y(s)}{U(s)} G(s)=U(s)Y(s), where s is complex frequency.
- For LTI (Linear Time-Invariant) systems.
- Example: RC Circuit: G(s)=11+RCs G(s) = \frac{1}{1 + RC s} G(s)=1+RCs1.
- Poles: Roots of denominator; Zeros: Roots of numerator.

### **Standard Forms:**

- First-Order: G(s)=Kts+1 G(s) = \frac{K}{\tau s + 1} G(s)=ts+1K
- Second-Order:  $G(s)=\omega n^2s^2+2\zeta \omega ns+\omega n^2$   $G(s)=\frac{\alpha_n^2}{s^2+2\zeta \omega ns+\omega n^2}$   $G(s)=\frac{\alpha_n^2}{s^2+2\zeta \omega ns+\omega n^2}$ ,  $\zeta=\frac{\alpha_n^2}{s^2+2\zeta \omega ns+\omega n^2}$  frequency.

### 2.2 Block Diagrams and Signal Flow Graphs

- **Block Diagrams**: Represent systems as blocks with arrows; reduction rules: Series (multiply), Parallel (add), Feedback G1+GH \frac{G}{1 + GH} 1+GHG.
- Signal Flow Graphs (SFG): Nodes (signals), branches (gains); Mason's Gain Formula: T=∑PkΔkΔ T = \frac{\sum P\_k \Delta\_k}{\Delta} T=Δ∑PkΔk, where P\_k=forward path gains, Δ=determinant.

Example: Feedback loop simplification.

### 2.3 State-Space Representation

- $x'=Ax+Bu \cdot dot\{x\} = Ax+Bux'=Ax+Bu, y=Cx+Duy=Cx+Duy=Cx+Du$
- x: State vector, u: Input, y: Output.
- Advantages: Handles MIMO, nonlinear extensions.
- Conversion from TF: Controllable canonical form.

Example: Mass-Spring-Damper: States position/velocity.

(Approximately 1.5 pages.)

# 3. Time-Domain Analysis

Studies response to inputs like step, ramp, impulse.

### 3.1 First-Order Systems

- Step Response:  $y(t)=K(1-e-t/\tau)$   $y(t)=K(1-e^{-t/\tau})$   $y(t)=K(1-e-t/\tau)$ ,  $\tau=time$  constant.
- Rise Time: ≈2.2T (10-90%).
- Settling Time: 4T (2% criterion).

### 3.2 Second-Order Systems

- Step Response: Underdamped ( $\zeta$ <1): y(t)=1-e- $\zeta$ wnt1- $\zeta$ 2sin( $\omega$ dt+ $\varphi$ ) y(t) = 1 \frac{e^{-\zeta \omega\_n t}}{\sqrt{1-\zeta^2}} \sin(\omega\_d t + \phi) y(t)=1-1- $\zeta$ 2e- $\zeta$ wntsin( $\omega$ dt+ $\varphi$ ),  $\omega$  d= $\omega$  n  $\sqrt{1-\zeta^2}$ .
- Overdamped (ζ>1), Critically Damped (ζ=1).
- Performance: Peak Overshoot Mp=e $-\pi\zeta/1-\zeta2$  M\_p = e^{-\pi \zeta / \sqrt{1-\zeta^2}} Mp=e $-\pi\zeta/1-\zeta2$ , Settling Time  $\approx 4/(\zeta \omega_n)$ .

### 3.3 Higher-Order Systems and Performance Specifications

- Dominant Poles: Approximate with second-order if poles far apart.
- Specs: Rise Time t\_r, Settling Time t\_s, Overshoot M\_p, Steady-State Error e\_ss.
- Steady-State Error: For unity feedback, Type 0: e\_ss=1/(1+K\_p) (step), Type 1: 0 (step), 1/K\_v (ramp).

(Approximately 1.5 pages.)

# 4. Stability Analysis

Stability: BIBO (Bounded Input Bounded Output) if all poles in left-half s-plane.

### 4.1 Routh-Hurwitz Criterion

- For characteristic equation  $sn+an-1sn-1+\cdots=0$   $s^n + a_{n-1} s^n + a_n 1sn-1+\cdots=0$ .
- Routh Array: Rows from coefficients; stability if no sign changes in first column.
- Special Cases: Zero in first column (replace with ε), row of zeros (auxiliary polynomial).

Example: For s3+2s2+3s+K=0  $s^3 + 2s^2 + 3s + K = 0$  s3+2s2+3s+K=0, find K range for stability.

### 4.2 Root Locus Technique

- Plots roots of 1 + KG(s)H(s)=0 as K varies 0→∞.
- Rules: Starts at poles, ends at zeros; asymptotes at  $\pm (2k+1)\pi / (p-z)$ , centroid  $\sigma_a = (\sum p \sum z)/(p-z)$ .
- Branches: p-z on real axis if odd to right.

Design: Adjust K for desired poles.

### 4.3 Nyquist Stability Criterion

- Plots  $G(j\omega)H(j\omega)$  in complex plane as  $\omega: -\infty \to \infty$ .
- Stability: Number of encirclements of -1/j0 = RHP poles of open-loop.

For stable open-loop, no encirclements for stability.

(Approximately 1.5 pages.)

# 5. Frequency-Domain Analysis

Uses sinusoidal inputs; steady-state response.

#### 5.1 Bode Plots

- Magnitude: 20 log  $|G(j\omega)|$  dB vs. log  $\omega$ .
- Phase: ∠G(jω) vs. log ω.
- Asymptotes: ±20 dB/dec per pole/zero; phase ±90°.
- Example: For G(s)=100s(s+10) G(s) = \frac{100}{s(s+10)} G(s)=s(s+10)100, corner frequencies at 0,10 rad/s.

### 5.2 Gain and Phase Margins

- Gain Margin (GM):  $1/|G(j\omega pc)|$  at phase crossover  $\omega pc$  ( $\angle = -180^{\circ}$ ).
- Phase Margin (PM): 180° + ∠G(jω\_gc) at gain crossover ω\_gc (|G|=1).
- Good: GM>6 dB, PM>45°.

### 5.3 Polar Plots

- Similar to Nyquist but only  $\omega = 0 \rightarrow \infty$ .
- Used for relative stability.

(Approximately 1 page.)

# 6. Controllers and Compensation

Improve performance/stability.

#### **6.1 PID Controllers**

- u(t)=Kpe+Ki∫edt+Kddedt u(t) = K\_p e + K\_i \int e dt + K\_d \frac{de}{dt} u(t)=Kpe+Ki∫edt+Kddtde
- Proportional: Reduces error, increases speed.
- Integral: Eliminates steady-state error.
- Derivative: Improves stability, reduces overshoot.
- Tuning: Ziegler-Nichols (ultimate cycle method).

Transfer Function:  $Gc(s)=Kp+Kis+Kds\ G_c(s)=K_p+\frac\{K_i\}\{s\}+K_ds$ Gc(s)=Kp+sKi+Kds

### 6.2 Lead, Lag, and Lead-Lag Compensators

- Lead:  $Gc(s)=K\tau s+1\alpha\tau s+1$   $G_c(s)=K \frac{1}{\alpha s+1}{\alpha s+1}$   $Gc(s)=K\alpha\tau s+1\tau s+1$ ,  $\alpha<1$ ; adds phase lead.
- Lag: α>1; adds gain at low freq.
- Lead-Lag: Combination for bandwidth and error reduction.

Design via root locus or Bode.

### 6.3 Cascade and Feedback Compensation

- Cascade: In forward path.
- Feedback: Minor loop for damping.

(Approximately 1.5 pages.)

# 7. State-Space Analysis and Design

Modern approach for multi-variable systems.

### 7.1 Controllability and Observability

- Controllability: Rank([B AB ... A^{n-1}B])=n.
- Observability: Rank([C^T A^T C^T ... (A^T)^{n-1} C^T])=n.

#### 7.2 State Feedback and Pole Placement

- u = -K x + r; closed-loop A cl = A B K.
- Ackermann's Formula for K to place poles.

### 7.3 Observers and Estimators

- Full-Order Observer: x^'=Ax^+Bu+L(y-Cx^) \dot{\hat{x}} = A \hat{x} + B u + L (y C \hat{x}) x^'=Ax^+Bu+L(y-Cx^)
- L: Gain matrix, poles faster than system.
- Reduced-Order for partial states.

LQR: Minimize  $J = \int (x^T Q x + u^T R u) dt$ ;  $K = R^{-1} B^T P$ , P from Riccati equation.

(Approximately 1.5 pages.)

### 8. Digital Control Systems

For sampled-data systems.

### 8.1 Z-Transform and Discrete-Time Systems

- Z-Transform:  $X(z)=\sum x[k]z-k$   $X(z)=\sum x[k]z-k$
- Transfer Function: G(z)=Y(z)U(z)  $G(z)= \frac{Y(z)}{U(z)}$  G(z)=U(z)Y(z)
- Mapping: s to z via  $z = e^{s}$ , T = sampling time.

### 8.2 Digital Controllers and Sampling

- Discretization: Tustin (bilinear), Zero-Order Hold.
- Shannon's Theorem: Sample >2x highest frequency.
- Digital PID: u[k]=Kpe[k]+Ki∑e+Kd(e[k]-e[k-1]) u[k] = K\_p e[k] + K\_i \sum e + K\_d (e[k] e[k-1]) u[k]=Kpe[k]+Ki∑e+Kd(e[k]-e[k-1])

### 8.3 Stability in Discrete Domain

- Jury's Test: Like Routh for z-domain.
- Bilinear Transform: Map unit circle.
- Stability: Poles inside |z|<1.

(Approximately 1 page.)

# 9. Nonlinear Control Systems

Real systems often nonlinear (saturation, friction).

### 9.1 Describing Functions

- Approximate nonlinearities with guasi-linear gain for sinusoidal inputs.
- Example: Relay: DF =  $4h/(\pi A)$ , h=height, A=amplitude.
- Used with Nyquist for limit cycles.

### 9.2 Phase-Plane Analysis

- Plot \dot{x} vs. x; trajectories show behavior.
- Isoclines: Lines of constant slope.
- For second-order: Singular points (equilibria).

### 9.3 Lyapunov Stability

- V(x): Positive definite function; \dot{V}<0 for asymptotic stability.</li>
- Direct Method: No need to solve DE.

Indirect: Linearize around equilibrium.

(Approximately 1 page.)

# 10. Optimal Control

Minimize cost while satisfying dynamics.

### 10.1 Linear Quadratic Regulator (LQR)

- Finite/Infinite Horizon.
- Cost  $J = x^T Q x + u^T R u$  (integrated).
- Solution: Algebraic Riccati Equation for P.

### 10.2 Pontryagin's Minimum Principle

- For general optimal control.
- Hamiltonian  $H = \psi^{\Lambda}T (A x + B u) + L(x,u)$ .
- Minimize H w.r.t. u; adjoint equations.

Applications: Trajectory optimization.

(Approximately 0.5 pages.)

# 11. Robust Control and Adaptive Systems

Handle uncertainties.

### 11.1 H-Infinity Control

- Minimize worst-case gain from disturbances to outputs.
- Solves via Riccati or LMIs.
- Robustto model errors.

### 11.2 Model Reference Adaptive Control (MRAC)

- Adjust parameters so plant follows reference model.
- MIT Rule: Update based on error gradient.
- Lyapunov-based for stability.

Other: Gain Scheduling, Fuzzy/Neural Control.

(Approximately 0.5 pages.)

# 12. Applications of Control Systems

- Process Control: PID in chemical reactors.
- Motion Control: Servos in robotics.
- Aerospace: Flight control systems.
- Automotive: Cruise control, stability.
- Biomedical: Drug delivery.
- Renewable Energy: Wind turbine pitch control.

Case Study: Inverted Pendulum – Stabilization via state feedback.

(Approximately 0.5 pages.)

### 13. Simulation and Tools

- Software: MATLAB/Simulink (Control System Toolbox), Python (control library), LabVIEW.
- Steps: Model, Simulate response, Tune controller, Validate.
- Hardware-in-Loop (HIL) for real-time testing.

(Approximately 0.5 pages.)

# 14. References and Further Reading

- Books: "Modern Control Engineering" by Katsuhiko Ogata.
- "Feedback Control of Dynamic Systems" by Gene Franklin et al.
- "Control Systems Engineering" by Norman Nise.
- Online: MIT OpenCourseWare (16.31 Feedback Control Systems), Khan Academy.
- Tools: MATLAB Documentation, Scilab.

These notes provide a detailed overview of Control Systems. For practice, simulate systems in MATLAB and design controllers for examples like DC motor speed control.