| Roll No                |   |     |
|------------------------|---|-----|
| Total No. of Ouestions | : | 091 |

[Total No. of Pages: 03

## Paper ID [CS201]

MAY-08

(Please fill this Paper ID in OMR Sheet)

B.Tech. (Sem - 3<sup>rd</sup>) www.allsubjects4you.com

**COMPUTER ARCHITECTURE (CS - 201)** 

Time: 03 Hours

Maximum Marks: 60

## Instruction to Candidates:

- 1) Section A is Compulsory.
- 2) Attempt any Four questions from Section B.
- 3) Attempt any Two questions from Section C.

## Section - A

 $(10 \times 2 = 20)$ 

- Q1) Choose the correct or best alternative in the following:
  - a) Which logic is known as universal logic?
    - (i) PAL logic
- (ii) NAND logic
- (iii) MUX logic
- (iv) Decoder logic
- b) The time for which the D-input of a D-FF must not change after the clock is applied is known as
  - (i) Hold time.
- (ii) Set-up time.
- (iii) Transition time.
- (iv) Delay-time.
- c) How many memory chips of  $(128 \times 8)$  are needed to provide a memory capacity of  $4096 \times 16$ ?
  - (i) 64

(ii) 16

(iii) 32

- (iv) None of these
- d) In addition of two signed numbers, represented in 2's complement form generates an overflow if
  - (i)  $A \cdot B = 0$
- (ii)  $A \oplus B = 0$
- (iii)  $\mathbf{A} \oplus \mathbf{B} = 1$
- (iv) A + B = 1

Where A is the carry in to the sign bit position and B is the carry out of the Sign bit position.

|            |                                                                                                                                                                                                                                     |                                                                  |                                                     |                 |                  | •••                                                                                                                                                                      |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            |                                                                                                                                                                                                                                     | (iii)                                                            | No change.                                          | (iv)            | Dec              | rementing A                                                                                                                                                              |  |
| reson . Se | f)<br>,,,,,,,                                                                                                                                                                                                                       | activ                                                            | microprocessor systemed at the same time time time. | me, v           | vhile            | ose, TRAP, HOLD, RESET Pin got the processor was executing some and to                                                                                                   |  |
|            |                                                                                                                                                                                                                                     | (i)                                                              | TRAP                                                | (ii)            | HOI              | LD                                                                                                                                                                       |  |
|            | • "                                                                                                                                                                                                                                 | (iii)                                                            | RESET                                               | (iv)            | Non              | ne                                                                                                                                                                       |  |
|            | g)                                                                                                                                                                                                                                  | Pseu                                                             | do instructions are                                 |                 |                  |                                                                                                                                                                          |  |
|            |                                                                                                                                                                                                                                     | (i)                                                              | Machine instruction                                 | s.              | (ii)             | Logical instructions.                                                                                                                                                    |  |
|            |                                                                                                                                                                                                                                     | (iii)                                                            | Micro instructions.                                 |                 | (iv)             | Instructions to assembler.                                                                                                                                               |  |
|            | h) .                                                                                                                                                                                                                                | An attempt to access a location not owned by a Program is called |                                                     |                 |                  |                                                                                                                                                                          |  |
|            |                                                                                                                                                                                                                                     | (i)                                                              | Bus conflict.                                       | (ii)            | Add              | lress fault.                                                                                                                                                             |  |
|            |                                                                                                                                                                                                                                     | (iii)                                                            | Page fault.                                         | (iv)            | Ope              | rating system fault.                                                                                                                                                     |  |
|            | i)                                                                                                                                                                                                                                  | Brie                                                             | fly write about 8255                                | chip.           |                  |                                                                                                                                                                          |  |
|            | j)                                                                                                                                                                                                                                  | Com                                                              | pare SPMD and MII                                   | MD r            | nachi            | ine.                                                                                                                                                                     |  |
|            |                                                                                                                                                                                                                                     |                                                                  |                                                     |                 |                  |                                                                                                                                                                          |  |
| •          |                                                                                                                                                                                                                                     |                                                                  |                                                     | Secti           | on -             | В                                                                                                                                                                        |  |
|            |                                                                                                                                                                                                                                     |                                                                  |                                                     |                 |                  | $(4\times 5=20)$                                                                                                                                                         |  |
| Q2)        | A RAM chip 4096 × 8 bits has two enable lines. How many pins are needed for the integrated circuit Package? Draw a block diagram and label all input and outputs pins of the RAM. What is the main feature of random access memory? |                                                                  |                                                     |                 |                  |                                                                                                                                                                          |  |
| Q3)        | 16 b                                                                                                                                                                                                                                | it add<br>A <sub>14</sub> bi                                     | lress line and 8-bit d<br>ts are 0 & 1 and ena      | ata li<br>ble-2 | ne. It<br>! inpu | d in a microprocessor system, having t's enable- 1 input is active when $A_{15}$ at is active when $A_{13}$ , $A_{12}$ bits are 'X' esses that is being used by the RAM. |  |

Addition of (1111)<sub>2</sub> to a 4 bit binary number 'A' results:-

(ii) Addition of (F)<sub>H</sub>

Incrementing A

e)

(i)

(1) Give the comparison between & examples of hardwired control unit and

What do you mean by Fetch cycle, instruction cycle, machine cycle, interrupt

microprogrammed control unit.

acknowledgement cycle.

**Q6)** Design a CPU that meets the following specifications:

It can access 64 words of memory, each word being 8-bit long. The CPU does this by outputting a 6-bit address on its output pins A[5,.....0] and reading in the 8-bit value from memory on inputs D[7,....0]. It has one 8-bit accumulator, 8-bit address register, 6-bit program counter, 2-bit instruction register, 8-bit data register.

The CPU must realise the following instruction set:

| <u>Instruction</u> | Instruction Code | <u>Operation</u>                    |
|--------------------|------------------|-------------------------------------|
| ADD                | 00 AAAAAA        | $AC \leftarrow AC + M [AAAAAA]$     |
| AND                | 01 AAAAAA        | $AC \leftarrow AC \land M [AAAAAA]$ |
| JMP                | 10 AAAAAA        | Go to AAAAAA                        |
| INC                | 11 xxxxxx        | $AC \leftarrow AC + 1$              |

## Section - C

 $(2\times10=20)$ 

- **Q7)** (a) What do you mean by software & hardware interrupts? How these are used in a microprocessor system?
  - (b) What are the reasons of Pipe-Line conflits in a Pipe Lined processor? How are they resolved?
- Q8) Draw the block diagram of 8251 and transfer data from CPU to peripheral device at 9600 baud, 2 stop bits, even parity. Store 256 bytes of data at memory location mylocation
- **Q9)** What do you mean by initialisation of DMA controller? How DMA controller works? Explain with suitable block diagram.

