

Overpowered Assembly Language Technical Reference Manual Revision 1.0

> Andy Meyer Wesley Dahar

## Contents

| 1 | Arc  | hitectu | ure                                     | <b>2</b> |
|---|------|---------|-----------------------------------------|----------|
|   | 1.1  | Overvi  | <i>r</i> iew                            | <br>. 2  |
|   | 1.2  | Hardw   | ware Overview and Cycle Time            | <br>. 3  |
|   | 1.3  | Memor   | ory                                     | <br>. 3  |
|   | 1.4  | Registe | ters                                    | <br>. 4  |
|   | _    |         |                                         |          |
| 2 |      | ruction |                                         | 5        |
|   | 2.1  |         | <i>r</i> iew                            |          |
|   | 2.2  |         | actions                                 |          |
|   |      | 2.2.1   | ADD - Add                               |          |
|   |      | 2.2.2   | AND - Bitwise AND                       | <br>. 7  |
|   |      | 2.2.3   | CMP - Compare                           | <br>. 8  |
|   |      | 2.2.4   | HCF - Halt and Catch Fire               | <br>. 9  |
|   |      | 2.2.5   | INV - Bitwise NOT                       | <br>. 10 |
|   |      | 2.2.6   | JAP - Jump and Push                     | <br>. 11 |
|   |      | 2.2.7   | J <suffix> - Conditional Jumps</suffix> | <br>. 12 |
|   |      | 2.2.8   | LDA - Load Address                      |          |
|   |      | 2.2.9   | LDAB - Load Address Byte                |          |
|   |      | 2.2.10  | OR - Bitwise OR                         |          |
|   |      |         | S <suffix> - Shift Operations</suffix>  |          |
|   |      |         | SGX - Sign Extend Byte                  |          |
|   |      |         | STA - Store Accumulator                 |          |
|   |      |         | STAB - Store Accumulator Byte           |          |
|   |      |         | SUB - Subtract                          |          |
|   |      |         | S SWP - Swap with Accumulator           |          |
|   |      |         | XOR - Bitwise XOR                       |          |
|   |      | 2.2.11  | AOI( - Ditwise AOI(                     | <br>. 20 |
| 3 | Star | ndardiz | ized Macros                             | 24       |
|   | 3.1  | Overvi  | <i>r</i> iew                            | <br>. 24 |
|   | 3.2  |         | os                                      |          |
|   |      | 3.2.1   | DEC - Decrement                         | <br>. 25 |
|   |      | 3.2.2   | INC - Increment                         |          |
|   |      | 3.2.3   | JCC - Jump if C-Flag Clear              |          |
|   |      | 3.2.4   | JCS - Jump if C-Flag Set                |          |
|   |      | 3.2.5   | JZC - Jump if Z-Flag Clear              |          |
|   |      | 3.2.6   | JZS - Jump if Z-Flag Set                |          |
|   |      | 3.2.7   | LDI - Load Immediate                    |          |
|   |      | 3.2.8   | LDIB - Load Immediate Byte              |          |
|   |      | 3.2.9   | RET - Return                            |          |
|   |      | J.⊿.∂   | 1011 - 1000UIII                         | <br>. აა |
| 4 | Dia  | grams   | and Programs                            | 34       |
|   | 4.1  | _       | ple Control Signal Enumeration          |          |
|   | 12   | _       | le Program                              | 30       |

## 1 Architecture

#### 1.1 Overview

The Overpowered Assembly Language (OPAL) is an accumulator architecture. All logical and memory read operations will write to the Accumulator, and all memory write operations will read from the Accumulator. Additionally, there are three Argument Registers which can be used as instruction operands, but they can only be written to by swapping values with the Accumulator. The third Argument Register, the Stack Pointer, is named according to design convention and also used to preserve the Program Counter for subroutine calls. The Program Counter is not an addressable register and can only be written to to or read from by select control instructions. The Flags register is also not addressable and is only modified when the Accumulator is written to by either logical or memory read operations. It is used by the control instructions for the purpose of conditional execution.

OPAL instructions are 16-bit words, aligned on a 2-byte boundary. All instructions that support operands can make use of the 4 addressable registers and up to a 16-bit immediate. In general, instructions that specify two operands (either a register and an immediate or two registers) will overwrite the value in the Accumulator, while instructions that only specify one operand will use the Accumulator in place of the first. A few notable exceptions are Swap, Sign Extend, and Load Immediate, which only support one or fewer operands.

Many operations of seemingly different categorization can be performed by similar instructions. For this reason, a handful of macros are specified and expected to be included as standardized OPAL instruction syntax in all complying development environments and assemblers.

## 1.2 Hardware Overview and Cycle Time

The OPAL architecture is designed to have a small but powerful footprint in modern silicon processes. Since OPAL aims to be fast and low power, a minimal amount of hardware is needed to implement the device. To fully implement the 1.0 specification, two adders, two shift units, four 16-bit registers, one four-bit register, and one xor,and,or,invert module is needed. Instruction fetch and decode logic is also needed, as well as a basic memory-access unit. If OPAL units are used in a highly-parallel system, these units may be abstracted from each core, further reducing the layout area required to achieve the desired performance.

Overpowered Assembly Language is not pipelined, in keeping with the goal of small silicon footprint. Due to this restriction, cycle times are very high compared to many other modern devices. The worst case for a single device is 6 nanoseconds along the critical path during a load instruction, which requires involvement of all OPAL components. Instruction Fetch requires two nanoseconds, Instruction Decode and Register Writes each take one nanosecond, and Memory Reads take two nanoseconds.

Due to the simple nature of instruction decoding and the ability to swap register addresses within the register file, pipelining OPAL would require only a small overhead in silicon area, but provide significant reduction in cycle time. However, the pipelining of OPAL cores would introduce unpredictability for the programmer, and require advanced branch prediction in order to reduce lost cycles due to pipeline flushes and refills.

## 1.3 Memory

Overpowered Assembly Language supports a maximum of  $64 \mathrm{kB}$  of byte-addressable memory for a total of  $2^{16}$  addressable bytes.

Memory read and write operations may only read from or write to the accumulator, in order to reduce layout complexity.

### 1.4 Registers

OPAL defines 6 registers, 4 of which are addressable for operand use:

| Register | Width | ID              |
|----------|-------|-----------------|
| A        | 16    | 00              |
| X        | 16    | 01              |
| Y        | 16    | 10              |
| SP       | 16    | 11              |
| PC       | 16    | Not Addressable |
| F        | 4     | Not Addressable |

#### Accumulator (A)

The Accumulator is written to by all logical and memory read operations, and is read from by all memory write operations.

#### Argument Registers (X and Y)

The Argument Registers are used to preserve the Accumulator without having to go through memory and to conveniently order the operands for any given instruction. These register can only be written to by swapping values with the Accumulator.

#### Stack Pointer (SP)

The Stack Pointer is a special Argument Register. It is intended to be responsible for managing program scope and stack memory. No stack is implicitly defined or created; this task is left to the programmer. What separates the Stack Pointer from the Argument Registers X and Y is its role in the execution of the Jump and Push (JAP) instruction. Specifically, it is used as the address at which the Program Counter is stored before the jump is performed. Since it is an Argument Register, it can only be written to by swapping with the Accumulator.

#### Program Counter (PC)

The Program Counter is used by the Instruction Fetch Unit to load new instructions from memory for execution. Before each instruction is executed, the PC is auto-incremented by 2. Instructions which require a 16-bit immediate will increment the PC by an additional 2 after execution, to prevent that same immediate from being executed as an instruction. The Program Counter can only be modified directly by control instructions.

#### Flags (F)

The Flags register consists of 4 CPU state flags. These flags are used by control instructions to determine whether or not to perform a jump. The Flags are modified by logical and memory load operations, or more simply, modified whenever the Accumulator has been written to. The Flags cannot be read or written to directly.

- N Result was negative
- Z Result was zero
- C Result carried
- V Result overflowed

## 2 Instruction Set

## 2.1 Overview

Every Overpowered Assembly Language instruction is listed in this section. A comprehensive list of instructions is provided, defining their function, syntax, and binary encodings.

#### 2.2 Instructions

#### 2.2.1 ADD - Add

This instruction adds two values together and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

add  ${<Ra>,}{\#<imm8>|\#<imm16>|<Rb>}$ 

{<Ra>,} An optional register addend [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register addend [A-SP].

<imm8> An 8-bit immediate addend [0-255].

<imm16> A 16-bit immediate addend [0-65535].

#### **Encoding**

add {<Ra>,}#<imm8>

 $A \leftarrow Ra + ZeroExtend(imm8, 1)$ 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| ĺ | 0  | 0  | 0  | 0  | 0  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

add {<Ra>,}#<imm16>

$$\begin{array}{l} A \longleftarrow Ra + M[PC,\,2] \\ PC \longleftarrow PC + 2 \end{array}$$

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | R  | a | 1 | 0 | X | X | X | X | X | X | X |

add {<Ra>,}<Rb>

$$A \longleftarrow Ra + Rb$$

|   | 14 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0  | 0 | 0 | 0 | R | a | 1 | 1 | R | b | X | X | X | X | Х |

#### 2.2.2 AND - Bitwise AND

This instruction performs a bitwise AND with the two operands and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

and  ${<Ra>,}{\#<imm8>|\#<imm16>|<Rb>}$ 

{<Ra>,} An optional register operand [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register operand [A-SP].

<imm8> An 8-bit immediate operand [0-255].

<imm16> A 16-bit immediate operand [0-65535].

#### **Encoding**

and  ${<Ra>,}\#<imm8>$ 

 $A \leftarrow Ra \& ZeroExtend(imm8, 1)$ 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| ĺ | 0  | 0  | 1  | 0  | 0  | Ra | a | 0 |   |   |   | im | m8 |   |   |   |

and {<Ra>,}#<imm16>

 $A \leftarrow Ra \& M[PC, 2]$ 

 $PC \longleftarrow PC + 2$ 

| 15 |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   |
|----|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 1 | 0 | 0 | Ra | a | 1 | 0 | X | X | X | X | X | X | X |

and  ${<Ra>,}<Rb>$ 

 $A \longleftarrow Ra \& Rb$ 

|   |   |   |   |   | 10 |   |   |   |   |   |   |   |   |   |   |
|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 0 | 0 | Ra | a | 1 | 1 | R | b | X | X | X | X | X |

#### 2.2.3 CMP - Compare

This instruction subtracts two values and does not store the result. It updates the Flags based on the result.

#### **Assembler Syntax**

cmp {<Ra>,}{#<imm8>|#<imm16>|<Rb>}

{<Ra>,} An optional register minuend [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register subtrahend [A-SP].

<imm8> An 8-bit immediate subtrahend [0-255].

<imm16> A 16-bit immediate subtrahend [0-65535].

#### **Encoding**

cmp {<Ra>,}#<imm8>

Ra - ZeroExtend(imm8, 1)

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 0  | 1  | 0  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

cmp {<Ra>,}#<imm16>

Ra - M[PC, 2]

 $PC \leftarrow PC + 2$ 

| - 1 |   |   |   |   |   | 10 |   |   |   |   |   |   |   |   |   |   |
|-----|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
|     | 0 | 0 | 0 | 1 | 0 | Ra | a | 1 | 0 | X | X | X | X | X | X | X |

cmp {<Ra>,}<Rb>

Ra - Rb

| 15 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 1 | 0 | R | a | 1 | 1 | R | b | X | X | X | X | X |

#### 2.2.4 HCF - Halt and Catch Fire

This instruction prevents the program counter from incrementing, causing this instruction to be repeatedly executed. It does not update the Flags.

#### **Assembler Syntax**

hcf

## Encoding

hcf

$$PC \longleftarrow PC - 2$$

|   |   | 14 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---|---|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ſ | 0 | 1  | 0 | 1 | 0 | X | X | X | X | X | X | X | X | X | X | X |

#### 2.2.5 INV - Bitwise NOT

This instruction performs a bitwise NOT on a register or immediate and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

inv {#<imm8>|#<imm16>|{<Ra>}}

<imm8> An 8-bit immediate operand [0-256].

<imm16> A 16-bit immediate operand [0-65535].

{<Ra>} An optional register operand [A-SP]. If <Ra> is omitted, the Accumulator is used.

#### **Encoding**

inv #<imm8>

 $A \leftarrow \text{~~~}^{\sim} ZeroExtend(imm8, 1)$ 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| Ì | 0  | 0  | 1  | 1  | 1  | X  | X | 0 |   |   |   | im | m8 |   |   |   |

inv #<imm16>

$$\begin{array}{c} A \longleftarrow {^{\sim}M[PC,\,2]} \\ PC \longleftarrow PC + 2 \end{array}$$

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Ì | 0  | 0  | 1  | 1  | 1  | X  | X | 1 | 0 | x | X | X | X | X | X | X |

inv {<Ra>}

$$A \leftarrow Ra$$

| - 1 |   | 14 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|-----|---|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
|     | 0 | 0  | 1 | 1 | 1 | X | X | 1 | 1 | R | a | X | X | X | X | X |

## 2.2.6 JAP - Jump and Push

This instruction preserves the PC by writing it to the address specified by the Stack Pointer and writes to the Program Counter. It does not update the flags.

#### **Assembler Syntax**

jap {#<imm16>|{Ra}}

<imm16> A 16-bit unsigned immediate address [0-65535].

{<Ra>} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.

#### **Encoding**

jap #<imm16> where: imm8 = imm16 - PC and: imm8  $\in$  [-128, 127])

 $PC \leftarrow PC + SignExtend(imm16 - PC, 1)$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | 1  | 1  | 1  | 1  | X  | X | 0 |   |   |   | im | m8 |   |   |   |

jap #<imm16> where: imm16 -  $PC \notin [-128, 127]$ 

 $\begin{array}{l} M[SP,\,2] \longleftarrow PC \,+\, 2 \\ PC \longleftarrow M[PC,\,2] \end{array}$ 

|   | 14 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1  | 1 | 1 | 1 | X | X | 1 | 0 | X | X | X | X | X | X | X |

jap {<Ra>}

 $M[SP, 2] \longleftarrow PC$ 

 $PC \longleftarrow Ra$ 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Ì | 1  | 1  | 1  | 1  | 1  | X  | X | 1 | 1 | R | a | х | X | X | X | X |

#### 2.2.7 J<Suffix> - Conditional Jumps

These instructions evaluate the Flags and will write to the Program Counter only if the condition determined by their suffixes is met. It does not update the flags.

#### **Assembler Syntax**

```
j < suffix > {\#<imm16>|{Ra}}
```

<imm16> A 16-bit immediate address [0-65535].

{<Ra>} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.

#### **Encoding**

```
j<suffix> #<imm16> where: imm8 = imm16 - PC and: imm8 \in [-128, 127])
```

$$M[SP, 2] \leftarrow PC$$
  
 $PC \leftarrow PC + SignExtend(imm8, 1)$ 

| 15 | 14 | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|-----|-----|----|----|---|---|---|---|---|----|----|---|---|---|
| 1  | J  | ump | Cod | e  | X  | X | 0 |   |   |   | im | m8 |   |   |   |

j<suffix> #<imm16> where: imm16 - PC  $\notin$  [-128, 127]

$$M[SP, 2] \leftarrow PC + 2$$
  
 $PC \leftarrow M[PC, 2]$ 

| 15 | 14 | 13   | 12                   | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|------|----------------------|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | ]  | Jump | $\operatorname{Cod}$ | e  | X  | X | 1 | 0 | X | X | X | X | X | X | X |

j<suffix> {<Ra>}

$$M[SP, 2] \longleftarrow PC$$

$$PC \longleftarrow Ra$$

| 15 | 14 | 13   | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|------|-----|----|----|---|---|---|---|---|---|---|---|---|---|
| 1  | J  | Tump | Cod | е  | X  | X | 1 | 1 | R | a | X | X | X | X | X |

#### **Suffix Codes**

Each suffix is identified by a 4-bit jump code within the opcode.  $^{\dagger}$  The logical identities of the jump conditions and the required Flags state are given.  $^{\dagger\dagger}$ 

| Suffix | Jump Code | Condition                      | Flags             |
|--------|-----------|--------------------------------|-------------------|
| nc     | 0000      | Negative Flag Clear            | N = 0             |
| ns     | 0001      | Negative Flag Set              | N = 1             |
| ne     | 0010      | Not Equal                      | Z = 0             |
| eq     | 0011      | Equal                          | Z = 1             |
| vc     | 0110      | Overflow Flag Clear            | V = 0             |
| VS     | 0111      | Overflow Flag Set              | V = 1             |
| lo     | 0100      | Lower Than (Unsigned)          | C = 0             |
| hs     | 0101      | Higher Than or Same (Unsigned) | C = 1             |
| hi     | 1010      | Higher Than (Unsigned)         | C = 1  and  Z = 0 |
| ls     | 1011      | Lower Than or Same (Unsigned)  | C = 0  or  Z = 1  |
| lt     | 1001      | Less Than (Signed)             | N != V            |
| ge     | 1000      | Greater Than or Equal (Signed) | N = V             |
| gt     | 1100      | Greater Than (Signed)          | N = V  and  Z = 0 |
| le     | 1101      | Less Than or Equal (Signed)    | N != V  or  Z = 1 |
| mp     | 1110      | Unconditional                  |                   |

 $<sup>\</sup>dagger$  The instruction JAP uses the unlisted jump code 1111.

 $<sup>\</sup>dagger\dagger$  Some jump codes have multiple logical identities. See the Macros in Section 3.2 for these suffixes.

#### 2.2.8 LDA - Load Address

This instruction loads a word from memory at the specified address and writes it to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

lda [{<Ra>,}{<imm8>|<imm16>|<Rb>}]

{<Ra>} An optional register address[A-SP]. If <Ra> is omitted, the Accumulator is used

<Rb> A register operand [A-SP].

<imm8> An 8-bit immediate offset [0-256].

<imm16> A 16-bit immediate offset [0-65535].

#### **Encoding**

lda [{<Ra>,}#<imm8>]

 $Ra \leftarrow M[Ra + ZeroExtend(imm8, 1), 2]$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 1  | 1  | 0  | 0  | Ra | a | 0 |   |   |   | im | m8 |   |   |   |

lda [{<Ra>,}#<imm16>]

 $Ra \leftarrow M[Ra + M[PC, 2], 2]$ 

 $PC \longleftarrow PC + 2$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1  | 1  | 0  | 0  | Ra | a | 1 | 0 | X | X | X | X | X | X | X |

lda [{<Ra>,}<Rb>]

 $Ra \leftarrow M[Ra + Rb, 2]$ 

| - 1 |   |   |   |   |   | 10 |   |   |   |   |   |   |   |   |   |   |
|-----|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| ſ   | 0 | 1 | 1 | 0 | 0 | Ra | a | 1 | 1 | R | b | X | X | X | X | X |

#### 2.2.9 LDAB - Load Address Byte

This instruction loads a byte from memory at the specified address, and writes it to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

ldab [{<Ra>,}{#<imm8>|#<imm16>|<Rb>}]

{<Ra>,} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used

<Rb> A register operand [A-SP].

<imm8> An 8-bit immediate offset [0-256].

<imm16> A 16-bit immediate offset [0-65535].

#### **Encoding**

ldab [{<Ra>,}#<imm8>]

 $Ra \leftarrow ZeroExtend(M[Ra + ZeroExtend(imm8, 1), 1], 1)$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 1  | 1  | 0  | 1  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

ldab [{Ra,}#<imm16>]

 $Ra \leftarrow ZeroExtend(M[Ra + M[PC, 2], 1], 1)$ 

 $PC \longleftarrow PC + 2$ 

| 15 |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   |
|----|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1 | 1 | 0 | 1 | Ra | a | 1 | 0 | X | X | X | X | X | X | X |

ldab [{<Ra>,}<Rb>]

 $Ra \leftarrow ZeroExtend(M[Ra + Rb, 1], 1)$ 

| - 1 |   |   |   |   |   | 10 |   |   |   |   |   |   |   |   |   |   |
|-----|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
|     | 0 | 1 | 1 | 0 | 1 | Ra | a | 1 | 1 | R | b | X | X | X | X | X |

#### 2.2.10 OR - Bitwise OR

This instruction performs a bitwise OR with the two operands and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

or {<Ra>,}{#<imm8>|#<imm16>|<Rb>}

{<Ra>,} An optional register operand [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register operand [A-SP].

<imm8> An 8-bit immediate operand [0-255].

<imm16> A 16-bit immediate operand [0-65535].

#### **Encoding**

or {<Ra>,}#<imm8>

 $A \leftarrow Ra \mid ZeroExtend(imm8, 1)$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 1  | 0  | 1  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

or {<Ra>,}#<imm16>

 $A \leftarrow Ra \mid M[PC, 2]$ 

 $PC \leftarrow PC + 2$ 

|   | 14 |   |   |   |    |   |   |   |   |   |   |   |   |   |   |
|---|----|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| 0 | 0  | 1 | 0 | 1 | Ra | a | 1 | 0 | х | X | X | X | X | X | X |

or {<Ra>,}<Rb>

 $A \leftarrow Ra \mid Rb$ 

| - 1 |   |   |   |   |   | 10 |   |   |   |   |   |   |   |   |   |   |
|-----|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| ſ   | 0 | 0 | 1 | 0 | 1 | Ra | a | 1 | 1 | R | b | X | X | X | X | X |

#### 2.2.11 S<Suffix> - Shift Operations

These instructions cause a register to be shifted by a specified amount in a manner defined by the suffix and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

s<suffix> {<Ra>,}{<imm16>|<Rb>}

{<Ra>,} An optional register operand [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register shift amount [A-SP].

<imm16> A 16-bit immediate shift amount [0-65535].

#### **Encoding**

s<suffix> {<Ra>,}#<imm16>

 $A \leftarrow Ra < shift op. > imm16[3:0]$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2   | 1    | 0  |
|----|----|----|----|----|----|---|---|---|---|---|---|----|-----|------|----|
| 0  | 1  | 0  | 0  | 0  | R  | a | 0 | р | X | X | q | in | nm1 | 6[3: | 0] |

s<suffix> {<Ra>,}<Rb>

 $A \longleftarrow Ra < shift op. > Rb$ 

| 15 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 1 | 0 | 0 | 0 | R | a | 1 | p | R | b | q | X | X | X | X |

#### **Suffix Codes**

Each suffix is identified by a 2-bit shift code pq. The logical identity of the shift operation is given. Fields p and q determine which type of shift should be performed.

| Suffix | pq | Operation              |
|--------|----|------------------------|
| sll    | 00 | Shift Left Logical     |
| srl    | 01 | Shift Right Logical    |
| sra    | 10 | Shift Right Arithmetic |
| srr    | 11 | Shift Right Rotate     |

## 2.2.12 SGX - Sign Extend Byte

This instruction replaces bits 8 through 15 with the value of bit 7 of the operand and stores the result in the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

sgx {#<imm8>|#<imm16>|{<Ra>}}

<imm8> An immediate operand [0-255].

<imm16> An immediate operand [0-65535].

{<Ra>} An optional register operand [A-SP]. If <Ra> is omitted, the Accumulator is used.

#### **Encoding**

sgx #<imm8>

 $A \leftarrow SignExtend(imm8, 1)$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 0  | 1  | 1  | Ra | a | 0 |   |   |   | im | m8 |   |   |   |

sgx #<imm16>

 $A \leftarrow SignExtend(M[PC, 2], 1)$ 

 $PC \longleftarrow PC + 2$ 

| - 1 |   | 14 |   |   |   |    |   |   |   |   |   |   |   |   |   |   |
|-----|---|----|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
|     | 0 | 0  | 0 | 1 | 1 | Ra | a | 1 | 0 | X | X | X | X | X | X | X |

sgx {<Ra>}

 $A \leftarrow SignExtend(Ra, 1)$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 1  | 1  | R  | a | 1 | 1 | R | b | х | X | X | X | X |

#### 2.2.13 STA - Store Accumulator

This instruction writes the Accumulator to the word at the specified address. It does not update the Flags.

#### **Assembler Syntax**

sta [{<Ra>,}{#<imm8>|#<imm16>},{<Rb>}]

{<Ra>,} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register addend [A-SP].

<imm8> An immediate offset [0-255].

<imm16> An immediate offset [0-65535].

#### **Encoding**

sta [{<Ra>,}#<imm8>]

 $M[Ra + ZeroExtend(imm8, 1), 2] \longleftarrow A$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 1  | 1  | 1  | 0  | Ra | a | 0 |   |   |   | im | m8 |   |   |   |

sta [{<Ra>,}#<imm16>]

 $M[Ra + M[PC, 2], 2] \longleftarrow A$ 

 $PC \leftarrow PC + 2$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1  | 1  | 1  | 0  | X  | X | 1 | 0 | X | X | X | X | X | X | X |

sta [{<Ra>,}<Rb>]

 $M[Ra + Rb, 2] \leftarrow A$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1  | 1  | 1  | 0  | Ra | a | 1 | 1 | R | b | х | X | X | X | X |

#### 2.2.14 STAB - Store Accumulator Byte

This instruction writes the low byte of the Accumulator to the byte at the specified address. It does not update the Flags.

#### **Assembler Syntax**

stab [{<Ra>,}{#<imm8>|#<imm16>|<Rb>}]

{<Ra>,} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register offset [A-SP].

<imm8> An immediate offset [0-255].

<imm16> An immediate offset [0-65535].

#### **Encoding**

stab [{<Ra>,}#<imm8>]

 $M[Ra + ZeroExtend(imm8, 1), 1] \longleftarrow A$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 1  | 1  | 1  | 1  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

stab [{<Ra>,}#<imm16>]

$$M[Ra + M[PC, 2], 1] \longleftarrow A$$

 $PC \longleftarrow PC + 2$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1  | 1  | 1  | 1  | R  | a | 1 | 0 | X | X | X | X | X | X | X |

stab [{<Ra>,}<Rb>]

$$M[Ra + Rb, 1] \longleftarrow A$$

|   |   |   |   |   | 10 |   |   |   |   |   |   |   |   |   |   |
|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|
| 0 | 1 | 1 | 1 | 1 | Ra | a | 1 | 1 | R | b | х | X | X | X | X |

#### 2.2.15 SUB - Subtract

This instruction subtracts two values and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

sub {<Ra>,}{#<imm8>|#<imm16>|<Rb>}

{<Ra>,} An optional register minuend [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register subtrahend [A-SP].

<imm8> An immediate subtrahend [0-255].

<imm16> An immediate subtrahend [0-65535].

#### **Encoding**

sub {<Ra>,}#<imm8>

 $A \leftarrow Ra - ZeroExtend(imm8, 1)$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| 0  | 0  | 0  | 0  | 1  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

sub {<Ra>,}#<imm16>

 $A \leftarrow Ra - M[PC, 2]$ 

 $PC \longleftarrow PC + 2$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 1  | R  | a | 0 | 1 | X | X | X | X | X | X | X |

sub {<Ra>,}<Rb>

 $A \longleftarrow Ra - Rb$ 

|   | 14 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0  | 0 | 0 | 1 | R | a | 1 | 1 | R | b | X | X | X | X | X |

#### 2.2.16 SWP - Swap with Accumulator

This instruction swaps the value of any register with that of the Accumulator. It updates the Flags based on the result in the Accumulator.

#### **Assembler Syntax**

swp {<Ra>}

<Ra> An optional register [A-SP] to swap values with the Accumulator. If <Ra> is omitted, the Accumulator is used.

#### **Encoding**

swp {<Ra>}

$$A \longleftarrow Ra; Ra \longleftarrow A$$

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 1  | 0  | 0  | 1  | R  | a | X | X | X | X | X | X | X | X | x |

#### 2.2.17 XOR - Bitwise XOR

This instruction performs a bitwise XOR with the two operands and writes the result to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

xor {<Ra>,}{#<imm8>|#<imm16>|<Rb>}

{<Ra>,} An optional register operand [A-SP]. If <Ra> is omitted, the Accumulator is used.

<Rb> A register operand [A-SP].

<imm8> An 8-bit immediate operand [0-255].

<imm16> A 16-bit immediate operand [0-65535].

#### **Encoding**

xor {<Ra>,}#<imm8>

 $A \leftarrow Ra \oplus ZeroExtend(imm8, 1)$ 

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 |
|---|----|----|----|----|----|----|---|---|---|---|---|----|----|---|---|---|
| ĺ | 0  | 0  | 1  | 1  | 0  | R  | a | 0 |   |   |   | im | m8 |   |   |   |

xor {<Ra>,}#<imm16>

 $A \longleftarrow Ra \oplus M[PC, 2]$ 

 $PC \leftarrow PC + 2$ 

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 1  | 1  | 0  | Ra |   | 1 | 0 | X | X | X | X | X | X | X |

xor {<Ra>,}<Rb>

 $A \longleftarrow Ra \oplus Rb$ 

| 15 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 1 | 1 | 0 | R | a | 1 | 1 | R | b | X | X | X | X | X |

## 3 Standardized Macros

## 3.1 Overview

In the course of normal system development, there comes a need for certain instructions which are not included in the ISA in use, but that could be encoded as a sequence or alias. In order to improve the clarity and readability of Overpowered Assembly Language programs, a set of standard macros and instruction aliases has been included in the specification.

## 3.2 Macros

## 3.2.1 DEC - Decrement

This instruction decrements the accumulator by one.

## Assembler Syntax

dec

#### **Equivalent Syntax**

sub #1

 $A \longleftarrow A - 1$ 

## 3.2.2 INC - Increment

This instruction increments the accumulator by one.

## Assembler Syntax

inc

## **Equivalent Syntax**

add #1

$$A \longleftarrow A + 1$$

#### 3.2.3 JCC - Jump if C-Flag Clear

This instruction jumps to the specified address if the result of the previous operation did not carry in or out.

#### **Assembler Syntax**

```
jcc {#<imm16>|{Ra}}

<imm16> A 16-bit immediate address [0-65535].
{<Ra>} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.
```

```
jlo #<imm16> where: imm16 - PC ∈ [-128, 127]
PC ← PC + SignExtend(imm16 - PC, 1)

jlo #<imm16> where: imm16 - PC ∉ [-128, 127]
PC ← M[PC, 2]

jlo {<Ra>}
PC ← Ra
```

#### 3.2.4 JCS - Jump if C-Flag Set

This instruction jumps to the specified address if the result of the previous operation did carry in or out.

#### **Assembler Syntax**

```
jcs {#<imm16>|{Ra}}
<imm16> A 16-bit immediate address [0-65535].
{<Ra>} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.
```

```
jhs #<imm16> where: imm16 - PC \in [-128, 127] 
PC \leftarrow PC + SignExtend(imm16 - PC, 1) 
jhs #<imm16> where: imm16 - PC \notin [-128, 127] 
PC \leftarrow M[PC, 2] 
jhs {<Ra>} 
PC \leftarrow Ra
```

#### 3.2.5 JZC - Jump if Z-Flag Clear

This instruction jumps to the specified address if the result of the previous operation was not zero.

#### **Assembler Syntax**

```
jzc {#<imm16>|{Ra}}

<imm16> A 16-bit immediate address [0-65535].
{<Ra>} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.
```

```
jne #<imm16> where: imm16 - PC \in [-128, 127] 
PC \leftarrow PC + SignExtend(imm16 - PC, 1) 
jne #<imm16> where: imm16 - PC \notin [-128, 127] 
PC \leftarrow M[PC, 2] 
jne {<Ra>} 
PC \leftarrow Ra
```

#### 3.2.6 JZS - Jump if Z-Flag Set

This instruction jumps to the specified address if the result of the previous operation was zero.

#### **Assembler Syntax**

```
jzs {#<imm16>|{Ra}}

<imm16> A 16-bit immediate address [0-65535].
{<Ra>} An optional register address [A-SP]. If <Ra> is omitted, the Accumulator is used.
```

```
jeq #<imm16> where: imm16 - PC ∈ [-128, 127]
PC ← PC + SignExtend(imm16 - PC, 1)

jeq #<imm16> where: imm16 - PC ∉ [-128, 127]
PC ← M[PC, 2]

jeq {<Ra>}
PC ← Ra
```

#### 3.2.7 LDI - Load Immediate

This macro writes a 16-bit immediate to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

ldi #<imm16>

<imm16> A 16-bit immediate operand [0-65535].

#### **Equivalent Syntax**

inv #(~<imm16>)

 $A \leftarrow ^{\sim}M[PC, 2]$ 

## 3.2.8 LDIB - Load Immediate Byte

This macro writes an 8-bit immediate to the Accumulator. It updates the Flags based on the result.

#### **Assembler Syntax**

ldi #<imm8>

<imm8> An 8-bit immediate operand [0-256].

#### **Equivalent Syntax**

inv #(~<imm8>)

 $A \leftarrow ^{\sim} ZeroExtend(imm8, 1)$ 

#### 3.2.9 RET - Return

This instruction returns to the previous calling function by jumping to a register value loaded from the stack. Use of ret assumes that jap was used to enter the function, which would place the PC for the next instruction from the previous function.

#### Assembler Syntax

 ${\tt ret}$ 

lda [sp, 2] 
$$jmp$$
 
$$PC \longleftarrow M[SP+2,2]$$

# 4 Diagrams and Programs

The datapath and control logic signals for a subset of OPAL-1.0 has been developed to facilitate understanding of physical implementation of the design.







flags\_ok is the result of flag comparisons dependent on jump suffixes.

## 4.1 Example Control Signal Enumeration

A sample of instructions and their control signals has been developed to demonstrate the inner workings of Overpowered Assembly Language .

|               | jr | regwrite | regswap | opsrc | ji | hcf | memread | memwrite | byte |
|---------------|----|----------|---------|-------|----|-----|---------|----------|------|
| add Ra, #imm8 | 0  | 1        | 0       | 1     | 0  | 0   | 0       | 0        | 0    |
| and Ra, #imm8 | 0  | 1        | 0       | 1     | 0  | 0   | 0       | 0        | 0    |
| swp Ra        | 0  | 1        | 1       | X     | 0  | 0   | 0       | 0        | 0    |
| lda #imm16    | 0  | 1        | 0       | 1     | 0  | 0   | 1       | 0        | 0    |
| sta #imm16    | 0  | 0        | 0       | 1     | 0  | 0   | 0       | 1        | 0    |
| jne #imm16    | 0  | 0        | 0       | 1     | 1  | 0   | 0       | 0        | 0    |
| sll Ra, #imm8 | 0  | 1        | 0       | 1     | 0  | 0   | 0       | 0        | 0    |
| inv Ra        | 0  | 1        | 0       | 1     | 0  | 0   | 0       | 0        | 0    |

### 4.2 Sample Program

// FillFib

A sample program, with commentary, has been developed as an example of the simplicity and powerful nature of Overpowered Assembly Language.

```
// The first section of code should set up the environment
// (stack, entrypoint, interrupt vector table, etc.).
                     // set the stack pointer
    ldi
            stack
                      // set the stack pointer
    swp
                      // jump to entrypoint
    jap
            Main
                      // halt and catch fire
    hcf
// constants
stack_size byte 64
                                // byte - assembler directive: sets the
                                // value of a byte
array_element_size byte 1
                                // word - assembler directive: sets the
                                // value of a word
array_length byte 12
    align
// variables
    save stack_size
                         // save - assembler directive: allocates space
                          // for the given number of bytes
stack save 2
array save (array_element_size * array_length)
    align
// Program entrypoint.
// Calls the FibFill subroutine.
Main
            SP,#6
    sub
    swp
            SP
    ldi
            #array_element_size
    ldab
            [A,#0]
            [SP,#5]
    sta
    ldi
            #array_length
    ldab
            [A,#0]
    sta
            [SP,#4]
    ldi
            #array
            [SP, #2]
    sta
            FibFill
    jap
            SP
    swp
    add
            #6
    swp
            SP
    hcf
```

```
//
// Fills an array of given address, length, and element size with the
// fibonacci sequence, and returns the last number calculated.
//
// This code assumes that the array length is at least 3.
// Error checking has not yet been implemented.
//
// Parameters:
//
      M[SP + 5] - (u1) array length
      M[SP + 4] - (u1) array element size
//
      M[SP + 2] - (u2) array address
//
              - (u2) return address
//
      M[SP]
// Returns:
//
                - (u1) the last fibonacci number calculated
    Α
FibFill
    sub
            SP, #6
    swp
            Χ
    sta
            [SP,#0]
    swp
    sta
            [SP,#2]
    ldab
            [SP, \#(5 + 6)]
    sub
            #2
    stab
            [SP,#4]
            [SP, \#(2 + 6)]
    lda
    swp
            [SP, \#(4 + 6)]
    lda
    cmp
            #1
    jeq
            FibFill_Byte
FibFill_Word
                        \ensuremath{//} set the first two elements to 0 and 1
    ldib
            #0
    sta
            [Y,#0]
    inc
    sta
            [Y,#2]
    swp
            Χ
FibFill Word Loop
                       // Y holds the index of the second to last stored number
    lda
            [Y,#0]
    add
                        // X should hold the last stored number
            Χ
    sta
            [Y,#4]
    swp
            Χ
    add
            Y,#2
            Y
    swp
    ldab
            [SP,#4]
    dec
    stab
            [SP,#4]
    jzs
            FibFill_Loop_Word
            FibFill_Done
    jmp
FibFill_Byte
    ldib
            #0
    stab
            [Y,#0]
    inc
            [Y,#1]
    stab
FibFill_Byte_Loop
            [Y,#0]
                       // Y holds the index of the second to last stored number
    ldab
    add
            Χ
                       // X should hold the last stored number
    stab
            [Y,#2]
            Χ
    swp
            Y,#1
    add
    swp
            Υ
```

```
ldab
              [SP,#4]
    dec
    stab
              [SP,#4]
              FibFill_Loop_Byte
    jzs
FibFill_Done
    lda
                           \ensuremath{//} restore registers, the result should be in \ensuremath{\mathtt{X}}
              [SP,#2]
    swp
              Y
    lda
              [SP,#0]
              Χ
                           // the result is now in A
    swp
                           // balance the stack
              SP
    swp
    add
              #6
              SP
    swp
                           // return
    ret
```

The same program is included below, with Register Transfer Notation for each operation.

```
ldi
                                     A <- stack
            stack
            SP
                                     A <- SP; SP <- A
    swp
                                    M[SP, 2] \leftarrow PC
    jap
            Main
                                    PC <- PC + SignExtend(Main - PC, 1)
    hcf
                                    PC <- PC - 2
stack_size byte 64
array_element_size byte 1
array_length byte 12
    align
    save stack size
stack save 2
array save (array_element_size * array_length)
    align
Main
            SP,#6
                                     A <- SP - 6
    sub
            SP
                                    A <- SP; SP <- A
    swp
    ldib
            #array_element_size A <- ZeroExtend(array_element_size, 1)</pre>
    ldab
            [A,#0]
                                    A \leftarrow ZeroExtend(M[A + 0, 1], 1)
            [SP,#5]
    sta
                                    M[SP + 5, 2] < - A
    ldib
            #array_length
                                    A <- ZeroExtend(array_length, 1)
            [A,#0]
    ldab
                                     A \leftarrow ZeroExtend(M[A + 0, 1], 1)
    sta
            [SP,#4]
                                    M[SP + 4, 2] <- A
    ldib
            #array
                                    A <- ZeroExtend(array, 1)
                                    M[SP + 2, 2] < - A
    sta
            [SP,#2]
            FibFill
                                    M[SP, 2] \leftarrow PC
    jap
                                    PC <- PC + SignExtend(FibFill - PC, 1)
                                    A <- SP; SP <- A
    swp
            SP
                                    A < -A + 6
    add
            #6
                                    A <- SP; SP <- A
            SP
    swp
    hcf
                                     PC <- PC - 2
FibFill
    sub
            SP,#6
                                    A <- SP - 6
                                    A <- X; X <- A
    swp
            Χ
                                    M[SP + 0, 2] < - A
    sta
            [SP,#0]
                                    A <- Y; Y <- A
    gwp
            [SP,#2]
                                    M[SP + 2, 2] < - A
    sta
                                    A \leftarrow ZeroExtend(M[SP + 11, 1], 1)
    ldab
            [SP, \# (5 + 6)]
    sub
            #2
                                    A < - A - 2
            [SP,#4]
                                    M[SP + 4, 1] < - A
    stab
                                    A \leftarrow M[SP + 8, 2]
    lda
            [SP, \#(2 + 6)]
                                    A <- Y; Y <- A
    swp
    lda
            [SP, \#(4 + 6)]
                                    A \leftarrow M[SP + 10, 2]
```

```
A - 1
    cmp
             #1
                                     PC <- PC
    jeq
            FibFill_Byte
                                     + SignExtend(FibFill_Byte - PC, 1)
FibFill_Word
                                     A \leftarrow ZeroExtend(0, 1)
    ldib
            #0
                                     M[Y + 0, 2] < - A
    sta
            [Y,#0]
                                     A < - A + 1
    inc
            [Y,#2]
                                     M[Y + 2, 2] < - A
    sta
                                     A <- X; X <- A
            Χ
    swp
FibFill_Word_Loop
                                     A < -M[Y + 0, 2]
    lda
            [Y,#0]
    add
            Χ
                                     A <- A + X
    sta
            [Y,#4]
                                     M[Y + 4, 2] < - A
                                     A <- X; X <- A
            Χ
    swp
                                     A < - Y + 2
    add
            Y,#2
            Y
                                     A <- Y; Y <- A
    swp
            [SP,#4]
    ldab
                                     A \leftarrow ZeroExtend(M[SP + 4, 1], 1)
                                     A <- A - 1
    dec
    stab
            [SP,#4]
                                     M[SP + 4, 1] < - A
    jzs
                                     PC <- PC
            FibFill_Loop_Word
                                     + SignExtend(FibFill_Loop_Word - PC, 1)
                                     PC <- PC
    jmp
            FibFill_Done
                                     + SignExtend(FibFill_Done - PC, 1)
FibFill_Byte
                                     A \leftarrow ZeroExtend(0, 1)
    ldib
            #0
                                     M[Y + 0, 1] < - A
    stab
            [Y,#0]
                                     A < - A + 1
    inc
    stab
            [Y, #1]
                                     M[Y + 1, 1] < - A
FibFill_Byte_Loop
                                     A \leftarrow ZeroExtend(M[Y + 0, 1], 1)
    ldab
            [Y,#0]
    add
            Χ
                                     A < - A + X
    stab
            [Y,#2]
                                     M[Y + 2, 1] < - A
                                     A <- X; X <- A
    swp
            Χ
                                     A <- Y + 1
            Y,#1
    add
                                     A <- Y; Y <- A
    swp
            Υ
    ldab
            [SP,#4]
                                     A \leftarrow ZeroExtend(M[SP + 4, 1], 1)
                                     A <- A - 1
    dec
    stab
            [SP,#4]
                                     M[SP + 4, 1] <- A
                                     PC <- PC
    jzs
            FibFill_Loop_Byte
                                     + SignExtend(FibFill_Loop_Byte - PC, 1)
FibFill_Done
    lda
            [SP,#2]
                                     A \leftarrow M[SP + 2, 2]
            Υ
                                     A <- Y; Y <- A
    swp
    lda
            [SP,#0]
                                     A < -M[SP + 0, 2]
                                     A <- X; X <- A
    swp
            Χ
    swp
            SP
                                     A <- SP; SP <- A
                                     A < - A + 6
    add
            #6
                                     A <- SP; SP <- A
    swp
            SP
                                     PC \leftarrow M[SP + 2, 2]
    ret
```