μCore/μForth is a hardware/software co-design environment.

You must have docker installed, which may either run under Linux, MacOS, or Windows 10.

'docker pull microcore/gforth\_062' will pull a gforth\_0.6.2 system into your host (https://hub.docker.com/r/microcore/gforth\_062). It is the basis of  $\mu$ Forth, the assembler/cross compiler, OS, and debugger for  $\mu$ Core. Please note that the docker image requires an RS232 serial interface.

 $\mu$ Core is written in VHDL and the code is available on github.com. During development, modelSim has been used for simulation and symplify for synthesis.

'git clone <u>https://github.com/microCore-VHDL/microCore'</u> will initially pull the basic  $\mu$ Core kernel without application specific additions. Documentation on  $\mu$ Core is available in the documents directory.

'git clone <a href="https://github.com/microCore-VHDL/LFXP2\_8\_protoboard">https://github.com/microCore-VHDL/LFXP2\_8\_protoboard</a> will initially pull a customized version for a simple prototyping board around the LFXP2-8E FPGA from Lattice. This is meant as a model on how to use  $\mu$ Core in applications. Documentation on the prototyping board is available in the documents directory.

Both projects have the same subdirectory structure:

## 

| · ( | 5 ) 6 6 6 7               |                                                                  |
|-----|---------------------------|------------------------------------------------------------------|
|     | documents                 | Documentation                                                    |
|     | <technology></technology> | Only present for lfxp2_8_protoboard.                             |
|     | modelSim                  | Simulator config file and wave display scripts for various tests |
|     | work                      | ' work' library for the simulator's compiled μCore code          |
|     | software                  | μForth cross compiler and basic sim/load files                   |
|     | test                      | Additional load/sim files. Copy the ones to use into 'software'. |
|     | synplify                  | Synthesizer onfiguration files for synplify                      |
|     | vhdl                      | VHDL files of μCore                                              |

Please note that this structure is different from what the FPGA-vendor specific design environments would like to see. Unfortunately, they all expect something different. Therefore, I abandoned the use of the environments, just using the simulator, the synthesizer, and the FPGA-specific P&R suite as stand alone software.

In the following discussion, a Linux system is assumed as host OS.

To get started,  $\mu$ Core's instruction set test **coretest.fs** will be executed assuming modelSim on Linux and the /dev/ttyUSB0 serial port. When using a different OS or serial interface, both **umbilical.fs** and the bin/bash file **gforth\_062.sh** have to be modified accordingly.

- 1. At first, **sim\_core.fs** must be cross compiled. To this end, open a terminal in the microCore directory. Start the docker image with '**./gforth\_062.sh**'. This should display gforth's signon message if all goes well. If not, make sure that you did specify a valid serial port in the .sh-script.
- 2. 'include sim\_core.fs' will produce an object code file for initializing μCore's program memory at the start of simulation. A couple of information lines will be displayed and the last line should read 'sim\_core.fs written to program.mem ok'.
- 3. cd into modelSim and start modelSim bye double-clicking **microCore.mpf.** This will open the project display.
- 4. Create a **work** library by clicking 'File' -> 'New' -> 'Library'. Select "a new library and a logical mapping to it" and enter **work** for both 'Library Name:' and 'Library Physical Name:'.

- 5. 'Compile' -> 'Compile All' will compile the  $\mu$ Core design. It should produce one warning and no errors. (Perhaps your modelSim version needs different initialization files in the simulator/work directory.)
- 6. Double click **simulation** in the project tab. This will, amongst others, open the wave window.
- 7. In the wave window, click on the 'file' pull down menue and select 'load', which will open the **simulator** directory. Double click **core.do**. This will select a set of basic μCore signals for the wave window.
- 8. Simulate for 300 usec and take a look at the right end of the wave display. If all went well, signal **ctrl(0)** will be high and signal **r.tos** will toggle between \$FFFFFFE and 0. A number different from 0 indicates an error. You can search for the error location in **coretest.fs** using the error number.