

# 256K (32K x 8) Static RAM

#### **Features**

- · High speed: 55 ns and 70 ns
- Voltage range: 4.5V–5.5V operation
- Low active power (70 ns, LL version)
  - -275 mW (max.)
- Low standby power (70 ns, LL version)
  - $-28 \mu W (max.)$
- Easy memory expansion with CE and OE features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected
- · CMOS for optimum speed/power
- Package available in a standard 450-mil-wide (300-mil body width) 28-lead narrow SOIC, 28-lead TSOP-1, 28-lead reverse TSOP-1, and 600-mil 28-lead PDIP packages

## Functional Description[1]

The CY62256 is a high-performance CMOS static RAM organized as 32K words by 8 bits. Easy memory expansion is provided by an active LOW chip enable  $(\overline{CE})$  and active LOW output enable  $(\overline{OE})$  and three-state drivers. This device has an automatic power-down feature, reducing the power consumption by 99.9% when deselected.

An active LOW write enable signal ( $\overline{\text{WE}}$ ) controls the writing/reading operation of the memory. When  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  inputs are both LOW, data on the eight data input/output pins (I/O0 through I/O7) is written into the memory location addressed by the address present on the address pins (A0 through A14). Reading the device is accomplished by selecting the device and enabling the outputs,  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  active LOW, while  $\overline{\text{WE}}$  remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and write enable  $(\overline{WE})$  is HIGH.



#### Note:

1. For best practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com.



# **Pin Configurations**



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature ......-65°C to +150°C

Ambient Temperature with

Power Applied .......0°C to +70°C

Supply Voltage to Ground Potential

(Pin 28 to Pin 14) .....-0.5V to +7.0V



| DC Input Voltage <sup>[2]</sup>                        | $-0.5$ V to V <sub>CC</sub> + 0.5V |
|--------------------------------------------------------|------------------------------------|
| Output Current into Outputs (LOW)                      | )20 mA                             |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V                            |
| Latch-up Current                                       | > 200 mA                           |

#### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Commercial | 0°C to +70°C        | 5V ± 10%        |
| Industrial | -40°C to +85°C      | 5V ± 10%        |

#### **Electrical Characteristics** Over the Operating Range

|                  |                                   |                                                            |       | С    | Y62256-                     | -55                      | С    | Y62256-                     | <b>-70</b>               |      |
|------------------|-----------------------------------|------------------------------------------------------------|-------|------|-----------------------------|--------------------------|------|-----------------------------|--------------------------|------|
| Parameter        | Description                       | Test Conditions                                            |       | Min. | <b>Typ</b> . <sup>[3]</sup> | Max.                     | Min. | <b>Typ</b> . <sup>[3]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage               | $V_{CC} = Min., I_{OH} = -1.0 \text{ mA}$                  |       | 2.4  |                             |                          | 2.4  |                             |                          | V    |
| $V_{OL}$         | Output LOW Voltage                | $V_{CC} = Min., I_{OL} = 2.1 \text{ mA}$                   |       |      |                             | 0.4                      |      |                             | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                |                                                            |       | 2.2  |                             | V <sub>CC</sub><br>+0.5V | 2.2  |                             | V <sub>CC</sub><br>+0.5V | V    |
| $V_{IL}$         | Input LOW Voltage                 |                                                            |       | -0.5 |                             | 8.0                      | -0.5 |                             | 8.0                      | V    |
| I <sub>IX</sub>  | Input Leakage Current             | $GND \leq V_1 \leq V_{CC}$                                 |       | -0.5 |                             | +0.5                     | -0.5 |                             | +0.5                     | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current            | $GND \le V_O \le V_{CC}$ , Output Dis                      | abled | -0.5 |                             | +0.5                     | -0.5 |                             | +0.5                     | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply  | $V_{CC} = Max., I_{OUT} = 0 mA,$                           |       |      | 28                          | 55                       |      | 28                          | 55                       | mΑ   |
|                  | Current                           | $f = f_{MAX} = 1/t_{RC}$                                   | L     |      | 25                          | 50                       |      | 25                          | 50                       | mA   |
|                  |                                   |                                                            | LL    |      | 25                          | 50                       |      | 25                          | 50                       | mA   |
| I <sub>SB1</sub> |                                   | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ,               |       |      | 0.5                         | 2                        |      | 0.5                         | 2                        | mΑ   |
|                  | Power-down Current—<br>TTL Inputs | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | L     |      | 0.4                         | 0.6                      |      | 0.4                         | 0.6                      | mA   |
|                  | I I L IIIputo                     |                                                            | LL    |      | 0.3                         | 0.5                      |      | 0.3                         | 0.5                      | mΑ   |

<sup>2.</sup>  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns.

<sup>3.</sup> Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25°C, V<sub>CC</sub>). Parameters are guaranteed by design and characterization, and not 100% tested.



# **Electrical Characteristics** Over the Operating Range (continued)

|                  |                                    |                                                           |    | С    | Y62256                     | <b>-55</b> | С    | Y62256-                     | -70  |      |
|------------------|------------------------------------|-----------------------------------------------------------|----|------|----------------------------|------------|------|-----------------------------|------|------|
| Parameter        | Description                        | Test Conditions                                           |    | Min. | <b>Typ.</b> <sup>[3]</sup> | Max.       | Min. | <b>Typ</b> . <sup>[3]</sup> | Max. | Unit |
| I <sub>SB2</sub> |                                    | Max. $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$         |    |      | 1                          | 5          |      | 1                           | 5    | mA   |
|                  | Power-down Current—<br>CMOS Inputs | $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ . f = 0 | L  |      | 2                          | 50         |      | 2                           | 50   | μΑ   |
|                  | Owoc inputo                        | 0.0 v, 1 = 0                                              | LL |      | 0.1                        | 5          |      | 0.1                         | 5    | μА   |
|                  |                                    | Indust'l Temp Range                                       | LL |      | 0.1                        | 10         |      | 0.1                         | 10   | μА   |

# Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8    | pF   |

# **AC Test Loads and Waveforms**



#### **Data Retention Characteristics**

| Parameter                       | Description                        |              | Conditions <sup>[5]</sup>                         | Min.            | <b>Typ.</b> <sup>[3]</sup> | Max. | Unit |
|---------------------------------|------------------------------------|--------------|---------------------------------------------------|-----------------|----------------------------|------|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention |              |                                                   | 2.0             |                            |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current             | L            | $V_{CC} = 3.0V, \overline{CE} \ge V_{CC} - 0.3V,$ |                 | 2                          | 50   | μΑ   |
|                                 |                                    | LL           | $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ |                 | 0.1                        | 5    | μΑ   |
|                                 |                                    | LL Ind'I     |                                                   |                 | 0.1                        | 10   | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Re           | tention Time |                                                   | 0               |                            |      | ns   |
| t <sub>R</sub> <sup>[4]</sup>   | Operation Recovery Time            | )            |                                                   | t <sub>RC</sub> |                            |      | ns   |

## **Data Retention Waveform**



- 4. Tested initially and after any design or process changes that may affect these parameters. 5. No input may exceed  $V_{CC}$  + 0.5V.



# Switching Characteristics Over the Operating Range<sup>[6]</sup>

|                                |                                     | CY62 | CY62256-55 |      |      | T    |  |
|--------------------------------|-------------------------------------|------|------------|------|------|------|--|
| Parameter                      | Description                         | Min. | Max.       | Min. | Max. | Unit |  |
| Read Cycle                     |                                     | 1    |            | 1    |      |      |  |
| t <sub>RC</sub>                | Read Cycle Time                     | 55   |            | 70   |      | ns   |  |
| t <sub>AA</sub>                | Address to Data Valid               |      | 55         |      | 70   | ns   |  |
| t <sub>OHA</sub>               | Data Hold from Address Change       | 5    |            | 5    |      | ns   |  |
| t <sub>ACE</sub>               | CE LOW to Data Valid                |      | 55         |      | 70   | ns   |  |
| t <sub>DOE</sub>               | OE LOW to Data Valid                |      | 25         |      | 35   | ns   |  |
| t <sub>LZOE</sub>              | OE LOW to Low-Z <sup>[7]</sup>      | 5    |            | 5    |      | ns   |  |
| t <sub>HZOE</sub>              | OE HIGH to High-Z <sup>[7, 8]</sup> |      | 20         |      | 25   | ns   |  |
| t <sub>LZCE</sub>              | CE LOW to Low-Z <sup>[7]</sup>      | 5    |            | 5    |      | ns   |  |
| t <sub>HZCE</sub>              | CE HIGH to High-Z <sup>[7, 8]</sup> |      | 20         |      | 25   | ns   |  |
| t <sub>PU</sub>                | CE LOW to Power-up                  | 0    |            | 0    |      | ns   |  |
| t <sub>PD</sub>                | CE HIGH to Power-down               |      | 55         |      | 70   | ns   |  |
| Write Cycle <sup>[9, 10]</sup> |                                     | 1    | •          | 1    | •    | •    |  |
| t <sub>WC</sub>                | Write Cycle Time                    | 55   |            | 70   |      | ns   |  |
| t <sub>SCE</sub>               | CE LOW to Write End                 | 45   |            | 60   |      | ns   |  |
| t <sub>AW</sub>                | Address Set-up to Write End         | 45   |            | 60   |      | ns   |  |
| t <sub>HA</sub>                | Address Hold from Write End         | 0    |            | 0    |      | ns   |  |
| t <sub>SA</sub>                | Address Set-up to Write Start       | 0    |            | 0    |      | ns   |  |
| t <sub>PWE</sub>               | WE Pulse Width                      | 40   |            | 50   |      | ns   |  |
| t <sub>SD</sub>                | Data Set-up to Write End            | 25   |            | 30   |      | ns   |  |
| t <sub>HD</sub>                | Data Hold from Write End            | 0    |            | 0    |      | ns   |  |
| t <sub>HZWE</sub>              | WE LOW to High-Z <sup>[7, 8]</sup>  |      | 20         |      | 25   | ns   |  |
| t <sub>LZWE</sub>              | WE HIGH to Low-Z <sup>[7]</sup>     | 5    |            | 5    |      | ns   |  |

# **Switching Waveforms**

# Read Cycle No. 1 $^{[11, 12]}$



- Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified loL/loH and 100-pF load capacitance.
   At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
   t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
   The internal Write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a Write and either signal can terminate a Write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the Write.
   The minimum Write cycle time for Write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>

- 11. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{II}$ .
- 12. WE is HIGH for Read cycle.



# Switching Waveforms (continued)







- Address valid prior to or coincident with CE transition LOW.
   Data I/O is high impedance if OE = V<sub>IH</sub>.
   If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

# Write Cycle No. 3 (WE Controlled, OE LOW) [10, 15]



#### Note:

16. During this period, the I/Os are in output state and input signals should not be applied.



# Typical DC and AC Characteristics





# Typical DC and AC Characteristics (continued)







# **Truth Table**

| CE | WE | OE | Inputs/Outputs | Mode                      | Power                      |
|----|----|----|----------------|---------------------------|----------------------------|
| Н  | Х  | Х  | High-Z         | Deselect/Power-down       | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | Data Out       | Read                      | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Data In        | Write                     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High-Z         | Deselect, Output Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code   | Package<br>Name | Package Type                               | Operating<br>Range |
|---------------|-----------------|-----------------|--------------------------------------------|--------------------|
| 55            | CY62256LL-55SNI | SN28            | 28-lead (300-Mil Narrow Body) Narrow SOIC  | Industrial         |
|               | CY62256LL-55ZI  | Z28             | 28-lead Thin Small Outline Package         |                    |
| 70            | CY62256-70SNC   | SN28            | 28-lead (300-Mil Narrow Body) Narrow SOIC  | Commercial         |
|               | CY62256L-70SNC  |                 |                                            |                    |
|               | CY62256LL-70SNC |                 |                                            |                    |
|               | CY62256L-70SNI  |                 |                                            | Industrial         |
|               | CY62256LL-70SNI |                 |                                            |                    |
|               | CY62256LL-70ZC  | Z28             | 28-lead Thin Small Outline Package         | Commercial         |
|               | CY62256LL-70ZI  | Z28             |                                            | Industrial         |
|               | CY62256-70PC    | P15             | 28-lead (600-Mil) Molded DIP               | Commercial         |
|               | CY62256L-70PC   | P15             |                                            |                    |
|               | CY62256LL-70PC  | P15             |                                            |                    |
|               | CY62256LL-70ZRI | ZR28            | 28-lead Reverse Thin Small Outline Package | Industrial         |



# **Package Diagrams**

## 28-lead (600-mil) Molded DIP P15



# 28-lead (300-mil) SNC (Narrow Body) SN28





# Package Diagrams (continued)

#### 28-lead Thin Small Outline Package Type 1 (8 x 13.4 mm) Z28

NOTE: ORIENTATION I.D MAY BE LOCATED EITHER
AS SHOWN IN OPTION 1 OR OPTION 2



## 28-lead Reverse Type 1 Thin Small Outline Package (8 x 13.4 mm) ZR28



All product and company names mentioned in this document are the trademarks of their respective holders.



| Document Title: CY62256 256K (32K x 8) Static RAM<br>Document Number: 38-05248 |         |               |                    |                                                                                                            |  |  |  |
|--------------------------------------------------------------------------------|---------|---------------|--------------------|------------------------------------------------------------------------------------------------------------|--|--|--|
| REV.                                                                           | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                      |  |  |  |
| **                                                                             | 113454  | 03/06/02      | MGN                | Change from Spec number: 38-00455 to 38-05248 Remove obsolete parts from ordering info, standardize format |  |  |  |
| *A                                                                             | 115227  | 05/23/02      | GBI                | Changed SN Package Diagram                                                                                 |  |  |  |
| *B                                                                             | 116506  | 09/04/02      | GBI                | Added footnote 1. Corrected package description in Ordering Information table                              |  |  |  |