## BIRLA INSTITUTE OF TECHNOLOGY, MESRA, RANCHI (END SEMESTER EXAMINATION)

CLASS. BRANCH:

CSE/EEE/ECE/IT

SEMESTER : III SESSION: MO/17

## SUBJECT: EC3201 DIGITAL ELECTRONICS

TIME:

3. Hours

FULL MARKS: 60

## INSTRUCTIONS:

- 1. The question paper contains 7 questions each of 12 marks and total 84 marks.
- 2. Candidates may attempt any 5 questions maximum of 60 marks.
- 3. The missing data, if any, may be assumed suitably.
- 4. Before attempting the question paper, be sure that you have got the correct question paper.
- 5. Tables/Data hand book/Graph paper etc. to be supplied to the candidates in the examination hall.
- -8.1(a) Show that a positive logic AND gate is a negative logic OR gate. Q.3(b) Distinguish between minterm and maxterm. Express the function  $Y = \overline{AC} + B\overline{D}$  in canonical POS Simplify the following Boolean function using Quine McCluskey method and obtain the minimal SOP Q.1(c) expression:
  - $Y = \sum_{m} (0.2.5, 7.8, 10, 13, 15)$
- Q2(a) Distinguish between encoder and decoder.
- Q.2(b) Design a 16:1 multiplexer using two 8:1 multiplexers and external gates.
- Explain the carry propagate and carry generate conditions in carry look ahead adder. Develop the logic diagram of a look ahead carry generator for 4-bit parallel addition.
- 12.3(a) Implement D flip flop with NANO gates and obtain its characteristic equation. [4] [6]
- Q-3(b) Develop a 3-bit bidirectional shift register with D filip flops and explain its working.

  Q-3(c) Explain the operation of a 3-bit asynchronous UP/Down counter with J-K flip flops using truth table. What are its advantages and disadvantages?
- [2] [4] Quean What is state assignment problem in sequential circuit? Q.4(b) Obtain the state table for the state diagram shown in Fig.1.



Q.4(c) Design a sequential circuit with J-K flip-flop to satisfy the following state equations:

A(t+1) = A'D + A'B'C + ACD + AC'B

B(t+1) = A'D' + C + A'BC

C(t+1) = C, D(t+1) = B'

PTO

[6]



| Q.5(a)<br>Q.5(b)<br>Q.5(c)<br>Q.6(a)<br>Q.6(b)<br>Q.7(a)<br>Q.7(b)<br>Q.7(c) | What is a transmission gate? Where is it used?  Show the circuit of a three input NAND gate using CMOS transistors and explain its working.  Explain the working principle of 3-input TTL NAND gate with totem pole output driver. What is the advantage of this configuration? Why the diode is used in the output section? | [2]<br>[4]<br>[6] |
|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
|                                                                              | What is meant by hysteresis voltage in a Schmitt trigger? A transistorized astable multivibrator is required to provide a train of pulses of 4 $\mu$ s wide at a repetition rate of 100 kHz. Determine the values of capacitors that are to be used if the component values $R_1 = R_2 = 25 \text{ k}\Omega$ .               | [2]               |
|                                                                              | Explain the operation of monostable multivibrator built by OP AMP with its waveforms.                                                                                                                                                                                                                                        | [6]               |
|                                                                              | Distinguish between volatile and non-volatile memory with examples.  Explain with circuit diagram the read, write and refresh operation of dynamic RAM cell.  How does the architecture of PLA differ from PAL? Implement the following functions using a PLA:                                                               | [2]<br>[4]<br>[6] |

 $F_{1}\left(A,B,C\right)=\tilde{\Sigma}\big(\left[0.4.5.6\right)\right)\;\;,\;\;F_{2}\left(A,B,C\right)=\Sigma\big(\left[2,3.7\right)$ 

:::::01-12-2017 E:::::

