## BIRLA INSTITUTE OF TECHNOLOGY, MESRA, RANCHI (END SEMESTER EXAMINATION)

CLASS: BRANCH: BTECH

CS/IT

SEMESTER: III SESSION: MO/2022

SUBJECT: CS235 COMPUTER ORGANIZATION AND ARCHITECTURE

TIME:

03 Hours

**FULL MARKS: 50** 

## INSTRUCTIONS:

- 1. The question paper contains 5 questions each of 10 marks and total 50 marks.
- 2. Attempt all questions.
- 3. The missing data, if any, may be assumed suitably.
- 4. Tables/Data handbook/Graph paper etc., if applicable, will be supplied to the candidates

| Q.1(a)                     | Explain the design principle of accumulator-based CPU. Also state the drawbacks                                                                                                                                           | [2]                 | CO<br>1     | BL<br>2       |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---------------|
| Q.1(b)                     | of accumulator-based CPU.  Consider the following representation of a number in IEEE754 Single Precision floating point format with a bias of 127.                                                                        | [3]                 | 3           | 3             |
|                            | S: 1 E: 10000001 F: 11110000000000000000000000                                                                                                                                                                            |                     |             |               |
|                            | Here S, E, F denote Sign , Exponent and Fraction components of the floating point representation.                                                                                                                         |                     |             |               |
|                            | Find the decimal value corresponding to the above representation.                                                                                                                                                         |                     |             |               |
| Q.1(c)                     | Using Booths multiplication algorithm show the multiplication of (-5)X(7)                                                                                                                                                 | [5]                 | 3           | 5             |
| Q.2(a)<br>Q.2(b)           | Define addressing mode.  Write the zero, one, two and three address instruction for the following expression:                                                                                                             | [2]<br>[3]          | 1 2         | 1 5           |
|                            | X = (A-B)/(E+F)                                                                                                                                                                                                           |                     |             |               |
| Q.2(c)                     | Explain Direct and Indirect addressing mode with an example.                                                                                                                                                              | [5]                 | 2           | 5             |
| Q.3(a)<br>Q.3(b)<br>Q.3(c) | Differentiate between RISC and CISC. Write the microoperations to be performed for an instruction MOV $R_1$ , $R_2$ . Explain different pipeline hazards with their solutions.                                            | [2]<br>[3]<br>[5]   | 3<br>3<br>4 | 3<br>5<br>5   |
| Q.4(a)<br>Q.4(b)<br>Q.4(c) | What is the need to implement memory as a hierarchy?  Distinguish between SRAM and DRAM  What is meant by Cache Mapping? In how many ways mapping may b implemented? Explain Direct Cache Mapping technique with example. | [2]<br>[3]<br>e [5] | 5           | 4<br>3<br>1,5 |
| Q.5(a)<br>Q.5(b)           | Describe the various Bus Arbitration mechanisms. Discuss Flynn's Taxanomy.                                                                                                                                                | [5]<br>[5]          |             | 5<br>5        |
|                            |                                                                                                                                                                                                                           |                     |             |               |

:::::24/11/2022::::E