## BIRLA INSTITUTE OF TECHNOLOGY, MESRA, RANCHI (MID SEMESTER EXAMINATION)

CLASS: B.Tech BRANCH: CS/IT SEMESTER: 3rd SESSION: MO/2022

## SUBJECT: C5235 COMPUTER ORGANIZATION & ARCH

TIME: 2 HOURS FULL MARKS: 25

## INSTRUCTIONS:

- 1. The total marks of the questions are 25.
- 2. Candidates attempt for all 25 marks.
- 3. Refore attempting the question paper, be sure that you have got the correct question paper.
- 4. The missing data, if any, may be assumed suitably.
- 5. Tables/Data hand book/Graph paper etc. to be supplied to the candidates in the examination hall.

| Q1<br>Q1 | (a)<br>(b) | Describe the Von-Neumann Architecture.  Differentiate between Computer Architecture and Organization. Out of CA and CO. which one has undergone more change with respect to time? What may be reason for this?                                                            | [2]<br>[3] | CO<br>1<br>1,5 | BL<br>2<br>4 |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|--------------|
| Q2<br>Q2 | (a)<br>(b) | State the parameters which affect the performance of a computer. With the suitable diagram explain the internal structure of CPU with control signals.                                                                                                                    | [2]<br>[3] | 5 2            | 1,2          |
| Q3       | (a)        | A processor chip is used for application in which 25% of execution time is spent on floating point addition, For the new model of processor, the design team has redesigned the floating point adder to make it thrice as fast. Calculate the speedup for adder redesign. | [2]        | 5              | 3            |
| Q3       | (b)        | Show the IEEE 754 binary representation of the number (12.125) <sub>10</sub> in single precision.                                                                                                                                                                         | [3]        | 3              | 3            |
| Q4       | (8)        | What is instruction sequencing? What is difference between Big-endian and                                                                                                                                                                                                 | [2]        | 2,3            | 2            |
| Q4       | (b)        | little-endian representation. Multiply using Booth's Multiplication algorithm: 7X-5                                                                                                                                                                                       | [3]        | 3              | 5            |
| Q5       |            | Define Addressing Modes. With proper example show the operations performed by different Addressing Modes.                                                                                                                                                                 | [5]        | 1,2            | 2            |

:::::: 29/09/2022 ::::::M