# **Project Report 2**

Yousef Alaa Awad

yousef.awad@ucf.edu

EEL3801: Computer Organization

Due Date: 7th July, 2025

Submission Date: 6th July, 2025

#### 1.0 Pre-Optimization

#### 1.1 Number of Instructions Executed

Sentence 1: DeMara finds logic beautiful.

| Counting the number of instructions executed |              |            |  |  |
|----------------------------------------------|--------------|------------|--|--|
| Instructions so far:                         | 1100         |            |  |  |
| R-type:                                      | 60           | 5%         |  |  |
| I-type:                                      |              | 90%        |  |  |
|                                              |              | 4%         |  |  |
| J-type:                                      | Tool Control | 470        |  |  |
| Disconnect from MIPS                         |              | eset Close |  |  |
| Disconnect from Pin S                        | ,            | Close      |  |  |

Sentence 2: He coolly sketches hypothetical CPU architectures for fun.



Sentence 3: While others see tangled wires, he perceives the elegant, hierarchical structure of a computer.



Sentence 4: His focus is so absolute that he once debugged a complex pipeline hazard in a simulated processor during a loud concert.

| Counting the number of instructions executed |      |     |  |  |
|----------------------------------------------|------|-----|--|--|
| Instructions so far:                         | 3998 |     |  |  |
| R-type:                                      | 110  | 2%  |  |  |
| I-type:                                      | 3703 | 92% |  |  |
| J-type:                                      | 185  | 4%  |  |  |
| Tool Control                                 |      |     |  |  |
| Disconnect from MIPS Reset Close             |      |     |  |  |

Sentence 5: This calm and quiet mastery over the fundamental principles of how a machine truly functions gives him an unshakable confidence that many people around him often mistake for simple aloofness.

| Counting the nur     | mber of inst | tructions executed |  |  |
|----------------------|--------------|--------------------|--|--|
| Instructions so far: | 6126         |                    |  |  |
| R-type:              | 164          | 2%                 |  |  |
| I-type:              | 5652         | 92%                |  |  |
| J-type:              | 310          | 5%                 |  |  |
| Tool Control         |              |                    |  |  |
| Disconnect from MIPS | R            | eset Close         |  |  |

# Subsequent Graph:



# 1.2 CPI Calculations

Sentence 1: 
$$\frac{6*60+4*996+3*44}{1100}$$
=4.069

Sentence 2: 
$$\frac{6*80+4*1885+3*93}{2058}$$
 = 4.033

Sentence 3: 
$$\frac{6*100+4*2986+3*150}{3236}$$
 = 4.015

Sentence 4: 
$$\frac{6*110+4*3703+3*185}{3998}$$
 = 4.009

Sentence 5: 
$$\frac{6*164+4*5752+3*310}{6126} = 4.003$$

# Subsequent Graph:



# 1.3 Energy Consumption

Sentence 1: DeMara finds logic beautiful.

| Total:                           | 1100 |     |  |  |
|----------------------------------|------|-----|--|--|
| ALU:                             | 549  | 50% |  |  |
| Jump:                            | 44   | 4%  |  |  |
| Branch:                          | 416  | 38% |  |  |
| Memory:                          | 31   | 3%  |  |  |
| Other:                           | 60   | 5%  |  |  |
| Tool Control                     |      |     |  |  |
| Disconnect from MIPS Reset Close |      |     |  |  |

Sentence 2: He coolly sketches hypothetical CPU architectures for fun.



Sentence 3: While others see tangled wires, he perceives the elegant, hierarchical structure of a computer.



Sentence 4: His focus is so absolute that he once debugged a complex pipeline hazard in a simulated processor during a loud concert.



Sentence 5: This calm and quiet mastery over the fundamental principles of how a machine truly functions gives him an unshakable confidence that many people around him often mistake for simple aloofness.

| Total:                           | 6126 |                    |  |  |
|----------------------------------|------|--------------------|--|--|
| ALU:                             | 2900 | 4 <mark>7</mark> % |  |  |
| Jump:                            | 310  | 5%                 |  |  |
| Branch:                          | 2559 | 42%                |  |  |
| Memory:                          | 193  | 4%                 |  |  |
| Other:                           | 164  | 2%                 |  |  |
| Tool Control                     |      |                    |  |  |
| Disconnect from MIPS Reset Close |      |                    |  |  |

# Subsequent Calculations:

<u>Sentence 1:</u> 6\*549+3\*44+7\*416+110\*31+9\*60=10,288 fJ

<u>Sentence 2:</u> 6\*999+3\*93+7\*826+110\*60+9\*80=19,375 fJ

Sentence 3: 6\*1551+3\*150+7\*1338+110\*97+9\*100=30,692 fJ

<u>Sentence 4:</u> 6\*1907+3\*185+7\*1674+110\*122+9\*110=38,125 *fJ* 

<u>Sentence 5:</u> 6\*2900+3\*310+7\*2559+110\*193+9\*164=58,949 fJ

# Subsequent Graph:



#### 1.4 MIPS/mW

#### Required Calculations:

exectution time = clocks \* clock cycle

$$MIPS = \frac{\frac{instructions}{1,000,000}}{execution time}$$

$$mW = \frac{1000 * energy * 10^{-15}}{execution time}$$

Will not be done in parts, only end result will be shown, assume units are MIPS/mW:

Sentence 1: 106,920.68 Sentence 2: 106,219.35 Sentence 3: 105,434.64 Sentence 4: 104,865.57 Sentence 5: 103,920.33

# 2.0 Post-Optimization

# 2.1 Energy Consumption

Sentence 1: DeMara finds logic beautiful.



Sentence 2: He coolly sketches hypothetical CPU architectures for fun.

| Total:                           | 1519 |                   |  |
|----------------------------------|------|-------------------|--|
| ALU:                             | 713  | 4 <mark>6%</mark> |  |
| Jump:                            | 76   | 5%                |  |
| Branch:                          | 534  | 35%               |  |
| Memory:                          | 60   | 4%                |  |
| Other:                           | 136  | 9%                |  |
| Tool Control                     |      |                   |  |
| Disconnect from MIPS Reset Close |      |                   |  |

Sentence 3: While others see tangled wires, he perceives the elegant, hierarchical structure of a computer.



Sentence 4: His focus is so absolute that he once debugged a complex pipeline hazard in a simulated processor during a loud concert.



Sentence 5: This calm and quiet mastery over the fundamental principles of how a machine truly functions gives him an unshakable confidence that many people around him often mistake for simple aloofness.



### Subsequent Calculations:

<u>Sentence 1:</u> 6\*426+3\*37+7\*289+110\*31+9\*91=8,919 fJ

<u>Sentence 2:</u> 6\*713+3\*76+7\*534+110\*60+9\*136=16,068 fJ

<u>Sentence 3:</u> 6\*1085+3\*123+7\*869+110\*97+9\*185=25,297 fJ

Sentence 4: 6\*1346+3\*153+7\*1110+110\*122+9\*215=31,660 fJ

<u>Sentence 5:</u> 6\*2082+3\*251+7\*1738+110\*193+9\*331=49,620 fJ

#### Subsequent Graph:



# **2.2 MIPS/mW**Required Calculations: exectution time = clocks \* clock cycle

$$MIPS = \frac{\frac{instructions}{1,000,000}}{execution time}$$

$$mW = \frac{1000 * energy * 10^{-15}}{execution time}$$

Will not be done in parts, only end result will be shown, assume units are MIPS/mW:

Sentence 1: 123,332.21 Sentence 2: 128,080.66 Sentence 3: 127,920.31 Sentence 4: 126,279.22 Sentence 5: 123,458.28

#### 3.0 Data Cache Stuff

# 3.1 Pictures Part B:

#### Default



Middle

| Simulate and illustrate data cache performance  Cache Organization |      |       |                       |     |     |
|--------------------------------------------------------------------|------|-------|-----------------------|-----|-----|
| Placement Policy Direct M                                          |      | -     | Number of blocks      |     | 2 ▼ |
| Block Replacement Policy                                           | LRU  | -     | Cache block size (wor | ds) | 2 ▼ |
| Set size (blocks)                                                  |      | 1 🔻   | Cache size (bytes)    |     | 16  |
|                                                                    | Cach | e Pe  | rformance             |     |     |
| Memory Access Count                                                |      | 635   | Cache Block Table     |     |     |
| Cache Hit Count                                                    |      | 545   | (block 0 at top)      |     |     |
|                                                                    |      |       | = empty               |     |     |
| Cache Miss Count                                                   |      | 90    | = hit                 |     |     |
| Cache Hit Rate                                                     | 86%  |       | = miss                |     |     |
|                                                                    | R    | untii | me Log                |     |     |
| ☐ Enabled                                                          |      |       |                       |     |     |
| Tool Control                                                       |      |       |                       |     |     |
| Disconnect from MIPS Reset Close                                   |      |       | Close                 |     |     |

Best



#### Part A:

#### Default



#### Middle



Best



## 3.2 Explanation

The reason for the massive jump between cache hit rate is due to the fact that the increase in memory blocks and word size per block means that it can access more data at once, specifically with the characters in the inputted string.

#### 8.0 References

#### 8.1 MARS Simulator

The MARS Simulator for MIPS processors, available at: <a href="http://courses.missouristate.edu/kenvollmar/mars/">http://courses.missouristate.edu/kenvollmar/mars/</a>

and MARS syscall functions listed at:

http://courses.missouristate.edu/kenvollmar/mars/help/syscallhelp.html