**Q1** [10 Points]. For Timer\_A, answer the following questions.

(Part a) Timer\_A is using a 100 KHz (100,000 Hz) clock signal. What is the timer's period (in seconds) if the continuous mode is used? Give the answer for all values of ID (Input Divider).

(Part b) Timer\_A is using a 100 KHz (100,000 Hz) clock signal. We're aiming at a timer period of 0.1 seconds using the up mode. Find suitable values of TACCR0 and ID (Input Divider). **Give all the possible solutions.** 

Q2 [10 Points]. For Timer\_A, answer the following questions.

- (Part a) Timer\_A is using ACLK configured to a 32 KHz (32,768 Hz) crystal. What is the timer period if the continuous mode is used? Give the answer for all the values of ID (Input Divider).
- (Part b) Timer\_A is using an 5 MHz (5,000,000 Hz) clock signal. Can we configure the timer to (directly) generate a delay of 0.5 seconds? Show your analysis.

Q3 [10 Points]. For manual delay insertion using loops, answer the following questions.

- (Part a) How many bits is an integer (int) in the C language?
- (Part b) A programmer wrote a software delay loop that counts the variable (unsigned int counter) from 0 up to 45,000 to create a small delay. If the user wishes to double the delay, can they simply increase the upperbound to 90,000? If not, explain why?
- (Part c) If your answer to (part b) is "No", what alternative solution can be used for this specific scenario. **Give all the possible solutions.**

**Q4** [15 Points]. Timer\_A is in up mode with a clock source of ACLK (32.768 kHz) and a clock divider of 8. The compare register (CCR0) is set to 500. Both TAIE and CCIE for CCR0 are enabled. TAIFG has a priority of 2, while the CCR0 (CCIFG) interrupt has a priority of 1. Answer the following questions.

(Part a) Calculate how often the TAIFG and CCIFG interrupts will be triggered (actual time).

(Part b) If both interrupts occur at the same time, which interrupt will be serviced first? Explain why?

(Part c) If the clock divider is changed to 32 while keeping all other settings the same, how will the interrupt timing change? Recalculate the new interrupt period for TAIFG and CCIFG.

**Q5** [15 Points] Timer\_A is in continuous mode with SMCLK (1 MHz) as the clock source and no clock division. The compare register CCR1 is set to 30,000, and both TAIE and CCIE are enabled. The CPU is put into low-power mode (LPM3). Answer the following questions.

(Part a) Explain what will happen when TAR reaches CCR1 and then overflows.

(Part b) If you want the CPU to wake up and handle both the CCR1 compare interrupt and the overflow interrupt, how would you modify the system configuration to achieve this?

(Part c) Calculate how long the CPU will stay in low-power mode before it wakes up to handle the CCR1 interrupt if you reconfigure the system correctly.

## **Homework Policies**

- (I) Homework 2 is due by 11:59PM on Sunday 09/28/2025. Late submissions will be penalized unless prior arrangements have been made with the instructor. The standard late penalty is a 10% deduction for each day late. Assignments more than one week late will not be accepted unless there's an exception (with prior communication with the instructor).
- (II) All homework must be submitted electronically (PDF) via Webcourses. Ensure that your file is properly named (e.g., "Lastname\_Firstname\_EEL4742\_HW2.pdf"). If you encounter technical issues during submission, you must notify the instructor before the due date by email.
- (III) All submitted work must be your own. Plagiarism, including copying from other students, online sources, or using GPTs, is strictly prohibited. Any instances of plagiarism will result in a zero for the assignment.
- (IV) If you believe there has been a grading error, you may request a regrade within one week of receiving your graded assignment.
- (V) For certain assignments, you may be required to attend a check-off meeting (in-person or online) with the instructor after submission. During this meeting, you will discuss your solution, explain your approach, and answer questions about your work. Failure to attend a required check-off meeting, or inability to explain your solution, may result in a reduction of your grade for that assignment.