# Lab 3 Report EEL4742C - 00446

# Yousef Awad

# September 2025

# Contents

| Introduction        |  |
|---------------------|--|
| 3.1 Continuous Mode |  |
| 3.2 Up Mode         |  |
| 3.3 Signal Repeater |  |
| Student Q&A         |  |
| 1                   |  |
| 2                   |  |
| 3                   |  |
| 4                   |  |
| 5                   |  |
| 6                   |  |

## Introduction

I don't have time for this, sorry:

## 3.1 Continuous Mode

The continuous mode here causes the timer to just count from 0 to 65,535. This, therefore, means that there will be 65,536 of counted cycles before the flag is raised. Knowing this, with the addition that there is 32,768 cycles per second, we therefore know that the amount of time for per switching red led will be  $\frac{65,536}{32,768} = 2$  seconds. This was then validated via my phone's stopwatch and after 10 cycles, all came to an average of 2 seconds per switch. If we set the input divider to say 2, or 4, or 8, then it would expand the delay to 4, 8, or 16 seconds respectively per switch on and off.

```
#include <msp430.h>
3 #define redLED BITO
4 #define greenLED BIT7
6 // Configures ACLK to 32 KHz crystal
  void config_ACLK_to_32KHz_crystal()
8
    // By default, ACLK runs on LFMODCLK at 5MHz/128 = 39 KHz
9
    // Reroute pins to LFXIN/LFXOUT functionality
10
    PJSEL1 &= "BIT4;
11
    PJSELO |= BIT4;
12
    // Wait until the oscillator fault flags remain cleared
13
    CSCTLO = CSKEY; // Unlock CS registers
14
15
16
      CSCTL5 &= ~LFXTOFFG; // Local fault flag
17
      SFRIFG1 &= "OFIFG; // Global fault flag
18
    } while ((CSCTL5 & LFXTOFFG) != 0);
19
    CSCTLO_H = 0; // Lock CS registers
21
    return:
22 }
23
24 int main (void)
25 {
    WDTCTL = WDTPW | WDTHOLD; // Stop the Watchdog timer
26
27
    PM5CTLO &= ~LOCKLPM5;
                            // Disable GPIO power-on default high-
      impedance mode
    // assign redLED and greenLED outputs
28
    P1DIR |= redLED;
    P9DIR |= greenLED;
30
    // turn off LEDs by default
31
    P10UT &= ~redLED;
32
    P90UT &= ~greenLED;
33
    // calling function to configure ACLK
34
    config_ACLK_to_32KHz_crystal();
35
    // configure Timer_A
36
    // use ACLK, divide by 1, continuous mode, clear TAR
37
   TAOCTL = TASSEL_1 | ID_3 | MC_2 | TACLR;
```

```
// Changing ID_0 will make the timer longer
    // ensure flag is cleared before running infinite for loop
    TAOCTL &= "TAIFG:
41
    for (;;)
42
    {
43
      while ((TAOCTL & TAIFG) != TAIFG)
44
45
      }; // delay until flag is set
46
      P10UT ^= redLED; // toggle LED
      TAOCTL &= ~TAIFG; // reset flag
    } // end infinite for loop
49
50 }
```

# 3.2 Up Mode

To set the timer cycle to one second, and then have it simply turn switch the red led we would need to know the amount of cycles that occur in a second, of which for the msp430 clock we've set it too is 32KHz or 32,768 cycles. To change the amount of time per switch we simply need to divide by 10 to the cycle count for 0.1 second or 100 for 0.01 seconds.

```
#include <msp430.h>
2 #define redLED BITO
3 #define greenLED BIT7
  // Configures ACLK to 32 KHz crystal
6 void config_ACLK_to_32KHz_crystal()
7 {
    // By default, ACLK runs on LFMODCLK at 5\,\mathrm{MHz}/128 = 39 KHz
    // Reroute pins to LFXIN/LFXOUT functionality
9
    PJSEL1 &= "BIT4;
10
    PJSELO |= BIT4;
11
    // Wait until the oscillator fault flags remain cleared
12
    CSCTLO = CSKEY; // Unlock CS registers
13
14
15
      CSCTL5 &= ~LFXTOFFG; // Local fault flag
16
      SFRIFG1 &= "OFIFG; // Global fault flag
17
    } while ((CSCTL5 & LFXTOFFG) != 0);
18
    CSCTLO_H = 0; // Lock CS registers
19
20
    return;
21 }
22
23 int main(void)
24 {
    WDTCTL = WDTPW | WDTHOLD; // Stop the Watchdog timer
25
                            // Disable GPIO power-on default high-
    PM5CTLO &= ~LOCKLPM5;
26
      impedance mode
27
    // assign redLED and greenLED outputs
    P1DIR |= redLED;
28
    P9DIR |= greenLED;
29
    // turn off LEDs by default
30
    P10UT &= ~redLED;
    P90UT &= ~greenLED;
32
33 // calling function to configure ACLK
```

```
config_ACLK_to_32KHz_crystal();
34
35
     // configure Timer_A
     // use ACLK, divide by 1, Up mode, clear TAR
36
     TAOCTL = TASSEL_1 | ID_0 | MC_1 | TACLR;
37
     // TAOCCRO = 327.67; //0.01s delay
38
     // TAOCCRO = 3276.7; //0.1s delay TAOCCRO = 32767; // 1s delay
39
40
41
     // ensure flag is cleared before running infinite for loop
42
     TAOCTL &= ~TAIFG;
43
     for (;;)
44
45
        while ((TAOCTL & TAIFG) != TAIFG)
46
47
       }; // delay until flag is set
P10UT ^= redLED; // toggle LED
TAOCTL &= ~TAIFG; // reset flag
48
49
50
     } // end infinite for loop
51
52 } // end main
```

# 3.3 Signal Repeater

The maximum delay for all divider cases is as follows:

• ID\_0:

$$\frac{1}{32,768}\ sec/cycles = 3.052\ microsec*65,536cycles = 2\ seconds$$

• ID\_1:

$$\frac{1}{32,768/2}~sec/cycles = 6.103~microsec*65,536cycles = 4~seconds$$

• ID\_2:

$$\frac{1}{32,768/4}\ sec/cycles = 12.207\ microsec*65,536cycles = 8\ seconds$$

• ID\_3:

$$\frac{1}{32,768/8}~sec/cycles = 24.414~microsec*65,536cycles = 16~seconds$$

The specific tradeoff between dividers is that a lower dividers allows for more specific and accurate measurements of how much time has passed (or at least cycles). A higher divider, though, does allow for us to measure larger amounts of time.

The code can be modified, with how I have it we simply need to keep track of the amount of overflows that occur in a given amount of time and would therefore allow for, at least, 65,536 overflows to occur, and then use that to calculate the exact amount of time that has progressed.

```
#include <inttypes.h>
#include <msp430.h>
3 #define redLED BITO
4 #define greenLED BIT7
5 #define but1 BIT1
6 #define but2 BIT2
9 // Configures ACLK to 32 KHz crystal
void config_ACLK_to_32KHz_crystal() {
    // By default, ACLK runs on LFMODCLK at 5MHz/128 = 39 KHz
11
    // Reroute pins to LFXIN/LFXOUT functionality
12
    PJSEL1 &= ~BIT4;
13
    PJSELO |= BIT4;
14
    // Wait until the oscillator fault flags remain cleared \,
15
     CSCTLO = CSKEY; // Unlock CS registers
16
17
    do {
       CSCTL5 &= ~LFXTOFFG; // Local fault flag
18
       SFRIFG1 &= ~OFIFG; // Global fault flag
19
    } while ((CSCTL5 & LFXTOFFG) != 0);
20
    CSCTLO_H = 0; // Lock CS registers
21
22
    return;
23 }
24
25 int main(void) {
     WDTCTL = WDTPW | WDTHOLD; // stop watchdog timer
26
    PM5CTLO &= ~LOCKLPM5;
                               // opening gpio
27
28
    // setting direction to inputs and outputs of red, green, and
29
      buttons
    P1DIR |= redLED;
    P9DIR |= greenLED;
31
    P1DIR &= ~(but1 | but2);
32
33
    // Setting green led as outputs
34
    P10UT &= ~redLED;
P90UT &= ~greenLED;
35
36
    P10UT |= but1 | but2;
37
38
39
     // Setting resistor
    P1REN |= but1 | but2;
40
41
     // Setting the clock
42
    config_ACLK_to_32KHz_crystal();
43
44
45
     for (;;) {
       while ((P1IN & but1) != 0)
46
47
         // While but1 is pressed, do nothing lmao
48
49
       TAOCTL = TASSEL_1 | ID_0 | MC_2 | TACLR; // setting the clock
50
       thing to continiuous.
       TAOCTL &= ~TAIFG; // AND with inverse of mask to clear the bit
51
       while (((P1IN & but1) == 0) && (TAOCTL & TAIFG) == 0)
52
53
        // button1 is not pressed and no overflow occured, loop and
54
       do nthing
```

```
56
      if ((TAOCTL & TAIFG) != 0)
57
         // overflo of timer occured
58
        P90UT |= greenLED; // turn on green led.
59
         while ((P1IN & but2) != 0)
60
61
           // while the button2 not pressed, wait
63
         // button2 was pressed therefore clear green led and reset
64
      timer
        P90UT &= ~greenLED;
        TAOCTL &= "TAIFG; // AND with inverse of mask to clear the
66
      bit
      }
67
68
       else
69
      {
         // overflow did not occur therefore flash green led correct
70
      time
         TAOCCRO = TAOR:
71
         TAOCTL = TASSEL_1 | ID_0 | MC_1 | TACLR; // timer now using
      up mode with end time = time
        TAOCTL &= "TAIFG; // AND with inverse of mask to clear the
73
      bit.
74
        P10UT |= redLED;
75
        while ((TAOCTL & TAIFG) == 0)
76
77
78
        TAOCTL &= "TAIFG; // AND with inverse of mask to clear the
79
        P10UT &= ~redLED;
80
81
      TAOCTL &= ~TAIFG; // AND with inverse of mask to clear the bit
82
      TAOCTL = MC_O | TACLR;
83
84
    }
85 }
```

# Student Q&A

#### 1

Using Timer\_A is more accurate and gives you more control when compared to the delay loop. This is due to the fact that the timer is independent of the CPU in its entirety and is therefore only controlled by the embedded programmer, and only is dependent on the clock.

## $\mathbf{2}$

The polling technique is simply the CPU checking whether or not a flag has been set (aka TAIFG or CCIFG or whatever). One cycle after that flag is set, the CPU then realizes it and acts upon the conditions that are reliant on the flag going up.

## 3

If we wanted to save battery power, the constant polling technique we are using above is not the one that we should use. Instead we should a low power mode that doesn't check every cycle whether or not the flog is raised.

## 4

No, setting the TAR to 0 via software will only reset the timer's counter, BUT NOT set the TAIFG flag to 1. TAIFG only raises when the counter overflows.

## 5

The UP Mode gives more control over timing duration due to us having the ability to set when a flag (other than TAIFG) is raised instead of continuous which only raises when the counter overflows.

Here is the documentation on the Timer\_A layout.

Timer\_A Registers www.ti.com

# 25.3.1 TAxCTL Register

Timer\_Ax Control Register

#### Figure 25-16. TAxCTL Register

| 15       | 14     | 13     | 12       | 11     | 10     | 9      | 8      |
|----------|--------|--------|----------|--------|--------|--------|--------|
| Reserved |        |        |          |        | TAS    | SEL    |        |
| rw-(0)   | rw-(0) | rw-(0) | rw-(0)   | rw-(0) | rw-(0) | rw-(0) | rw-(0) |
| 7        | 6      | 5      | 4        | 3      | 2      | 1      | 0      |
|          | ID MC  |        | Reserved | TACLR  | TAIE   | TAIFG  |        |
| rw-(0)   | rw-(0) | rw-(0) | rw-(0)   | rw-(0) | w-(0)  | rw-(0) | rw-(0) |

## Table 25-4. TAxCTL Register Description

| Bit   | Field    | Type | Reset | Description                                                                                                                                                                                                                                                                  |  |
|-------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15-10 | Reserved | RW   | 0h    | Reserved                                                                                                                                                                                                                                                                     |  |
| 9-8   | TASSEL   | RW   | Oh    | Timer_A clock source select  00b = TAxCLK  01b = ACLK  10b = SMCLK  11b = INCLK                                                                                                                                                                                              |  |
| 7-6   | ID       | RW   | Oh    | Input divider. These bits along with the TAIDEX bits select the divider for the input clock.  00b = /1  01b = /2  10b = /4  11b = /8                                                                                                                                         |  |
| 5-4   | мс       | RW   | 0h    | Mode control. Setting MC = 00h when Timer_A is not in use conserves power.  00b = Stop mode: Timer is halted  01b = Up mode: Timer counts up to TAxCCR0  10b = Continuous mode: Timer counts up to 0FFFFh  11b = Up/down mode: Timer counts up to TAxCCR0 then down to 0000h |  |
| 3     | Reserved | RW   | 0h    | Reserved                                                                                                                                                                                                                                                                     |  |
| 2     | TACLR    | RW   | Oh    | Timer_A clear. Setting this bit clears TAR, the clock divider logic (the divider setting remains unchanged), and the count direction. The TACLR bit is automatically reset and is always read as zero.                                                                       |  |
| 1     | TAIE     | RW   | Oh    | Timer_A interrupt enable. This bit enables the TAIFG interrupt request.  0b = Interrupt disabled  1b = Interrupt enabled                                                                                                                                                     |  |
| 0     | TAIFG    | RW   | 0h    | Timer_A interrupt flag 0b = No interrupt pending 1b = Interrupt pending                                                                                                                                                                                                      |  |