## Digital Logic and Circuits (Sec: A) Mid-term Assignment Summer 2019-2020

Link: <a href="https://forms.gle/AvP4ExBhvvKY3vdw5">https://forms.gle/AvP4ExBhvvKY3vdw5</a> Submission Deadline: 17.11.2020 (11:59:59 pm)

## **Instructions:**

- I. Complete the assignment in a fresh piece of paper.
- II. Write your name and ID on top of each page you use for writing.
- III. After completion, take picture of all the pages and make a pdf out of it.
- IV. Rename the file with your ID only as XX\_XXXX\_X (ID: XX-XXXXX-X).
- V. Please make sure that the file size does not exceed 10MB.
- VI. Once you have pdf, upload your pdf in the link given above.

## **Questions:**

- 1. For the function  $F(A, B, C, D) = \sum (3,4,5,8,9)$  and **10 Marks** d(A, B, C, D) = (10,11,12,13,14,15), where d(A,B,C,D) represents don't care condition.
  - a) Construct the truth-table.
  - b) Find the minimal SOP using K-Map.
  - c) Draw the logic circuit of the minimal SOP using Basic gates.
  - d) Draw the logic circuit using only NAND gates.
- 2. Design a Full-Adder using two 4-to-1 MUXs. Take inputs A 10 Marks and  $C_{IN}$  as your selector inputs. You should clearly show all the procedure and draw the logic circuit of your implementation. (\*\* You are not required to show the internal logic circuit of a MUX\*\*)
- 3. Design a Full-Adder circuit using CMOS logic.

10 Marks