

### NAU85L40B

# **Quad Audio ADC with Integrated FLL and Microphone Preamplifier**

#### **GENERAL DESCRIPTION**

The NAU85L40B is a low power, high quality, 4-channel ADC for microphone array application. The NAU85L40B integrates programmable gain preamplifiers for quad differential microphones, significantly reducing external component requirements. A fractional FLL is available to accurately generate any audio sample rate using any commonly available system clock source from 8KHz through 33MHz. Audio data can be directed to two I2S data out lines or onto a single time division multiplexed (TDM) PCM data output.

The NAU85L40B operates with analog supply voltages from 1.6V to 2V, while the digital core can operate down to 1.2V to conserve power. Internal register controls enable flexible power saving modes by powering down sub-sections of the chip under software control. The NAU85L40B is specified for operation from -40°C to +85°C, and is available in a 28-lead QFN package.

#### **FEATURES**

- 101dB SNR (A-weighted) @ 0dB gain, VDDA=1.8V, Fs = 48 kHz, OSR=128x
- 92dB THD+N @ 0dB gain, 0.8Vrms in, VDDA=1.8V, Fs=48 kHz, OSR=128x
- -124dB Channel Crosstalk @ 0dB gain, 0.9Vrms in, VDDA=1.8V, Fs=48 kHz, OSR=128x
- Integrated programmable gain microphone amplifier
- On-chip FLL
- I2C Serial control interface with read/write capability

- Supports sample rates from 8 kHz to 96 kHz at 24bit resolution
- Two separate microphone bias supplies for low noise microphone biasing.
- Standard audio data bus interfaces: I2S, Left or Right justified, TDM (4 channel), Two's compliment, MSB first
- 32-bit audio sub frames
- Package: Pb free 28L-QFN
- Temperature range: -40 to 85°



# **Block Diagram**



# **Pin Diagram**



# **Ordering Information**

| Part Number | ımber Dimension Package |        | Package Material |  |  |
|-------------|-------------------------|--------|------------------|--|--|
| NAU85L40YGB | 4 x 4 mm                | QFN-28 | Green            |  |  |



# **Table of Contents**

| Βl | OCK I      | DIAGRAM                                                       | 2  |
|----|------------|---------------------------------------------------------------|----|
| ΡI | N DIA      | GRAM                                                          | 2  |
|    | Orderin    | ng Information                                                | 2  |
| ΡI | N DES      | CRIPTION                                                      | 5  |
| Εl | LECTR      | ICAL CHARACTERISTICS                                          | 6  |
| 1  | GE         | NERAL DESCRIPTION                                             | 10 |
| 2  | AN         | IALOG INPUTS                                                  | 10 |
|    | 2.1        | ADC and Digital Signal Processing                             | 11 |
|    | 2.2        | ADC Digital Block                                             | 11 |
|    | 2.2.       | 1 Input Limiter / Automatic Level Control (ALC)               | 12 |
|    | 2.2.       | 2 ADC Digital Volume Control                                  | 16 |
|    | 2.2.       | 3 ADC Programmable High Pass Filter                           | 16 |
|    | 2.2.       |                                                               |    |
|    | 2.3        | Audio Data Companding                                         |    |
|    | 2.3.       |                                                               |    |
|    | 2.3.       | ·                                                             |    |
|    | _          |                                                               |    |
| _  | 2.4        | Digital Interfaces                                            |    |
| 3  |            | OWER SUPPLY                                                   |    |
|    | 3.1        | Power on and off reset                                        |    |
|    | 3.2<br>3.3 | Reference Voltage Generation                                  |    |
| 4  |            | OCKING AND SAMPLE RATES                                       |    |
| 4  | 4.1        | PCM Clock Generation                                          |    |
|    | 4.1        | Frequency Locked Loop (FLL)                                   |    |
| 5  |            | DNTROL INTERFACES                                             |    |
| J  | 5.1        | Selection of Control Mode                                     |    |
|    | 5.2        | 2-Wire-Serial Control Mode (I <sup>2</sup> C Style Interface) |    |
|    | 5.3        | 2-Wire Protocol Convention                                    |    |
|    | 5.4        | 2-Wire Write Operation                                        |    |
|    | 5.5        | 2-Wire Read Operation                                         |    |
|    | 5.6        | Digital Serial Interface Timing                               |    |
|    | 5.7        | Software Reset                                                | 29 |
| 6  | DIC        | GITAL AUDIO INTERFACE                                         | 29 |
|    | 6.1        | Right-Justified Audio Data                                    | 30 |
|    | 6.2        | Left-Justified Audio Data                                     | 30 |
|    | 6.3        | I2S Audio Data Mode                                           | 31 |
|    | 6.4        | PCM A Audio Data                                              | 31 |
|    | 6.5        | PCM B Audio Data                                              |    |
|    | 6.6        | PCM Time Slot Audio Data                                      |    |
|    | 6.7        | AUDIO INTERFACE TIMING DIAGRAM                                |    |
|    | 6.7.       |                                                               |    |
|    | 6.7.       | 2 AUDIO INTERFACE IN MASTER MODE                              | 35 |
|    | 6.7.       | 3 PCM AUDIO INTERFACE IN SLAVE MODE (PCM Audo Data)           | 35 |



|     | 6.7.4 | PCM AUDIO INTERFACE IN MASTER MODE                      | 36 |
|-----|-------|---------------------------------------------------------|----|
|     | 6.7.5 | PCM AUDIO INTERFACE IN SLAVE MODE (PCM Time Slot Mode)  | 36 |
|     | 6.7.6 | PCM AUDIO INTERFACE IN MASTER MODE (PCM Time Slot Mode) | 37 |
|     | 6.7.7 | AUDIO Timing Parameter                                  | 38 |
| 6.  | 8     | TDM Right Justified Audio Data                          | 38 |
| 6.  | 9     | TDM Left Justified Audio Data                           | 39 |
| 6.  | 10    | TDM I2S Audio Data                                      | 39 |
| 6.  |       | TDM PCM A Audio Data                                    |    |
| 6.  |       | TDM PCM B Audio Data                                    |    |
| 6.  | 13    | TDM PCM Offset Audio Data                               | 41 |
| 7   | REC   | GISTER MAP                                              | 42 |
| 8   | TYF   | PICAL APPLICATION DIAGRAM                               | 56 |
| 9   | PAC   | CKAGE INFORMATION                                       | 58 |
| 10  | RE\   | /ISION HISTORY                                          | 59 |
| 11  | ORI   | DERING INFORMATION                                      | 61 |
| IMP | ) RTA | NT NOTICE                                               | 62 |



# Pin Description

| Pin # Name Type Functionality |            |                |                                                      |  |  |  |  |  |  |
|-------------------------------|------------|----------------|------------------------------------------------------|--|--|--|--|--|--|
|                               |            | Туре           | Functionality                                        |  |  |  |  |  |  |
| 1                             | MIC4P/LIN4 | Analog Input   | MICP Input 4 / Line In Input 4                       |  |  |  |  |  |  |
| 2                             | MIC4N      | Analog Input   | MICN Input 4                                         |  |  |  |  |  |  |
| 3                             | VREF       | Reference      | Decoupling for Mid-rail Reference Voltage            |  |  |  |  |  |  |
| 4                             | MICREF     | Analog Output  | Decoupling for MIC Reference Voltage                 |  |  |  |  |  |  |
| 5                             | VDDC       | Supply         | Digital Core Supply                                  |  |  |  |  |  |  |
| 6                             | VSSD       | Supply         | Digital Ground                                       |  |  |  |  |  |  |
| 7                             | VDDB       | Supply         | Digital Buffer (Input/Output) Supply                 |  |  |  |  |  |  |
| 8                             | MCLKO      | Digital Output | Output from PLL                                      |  |  |  |  |  |  |
| 9                             | DO34       | Digital Output | Digital Audio ADC Data Output for ADC 3 and 4 or TDM |  |  |  |  |  |  |
| 10                            | DO12       | Digital Output | Digital Audio ADC Data Output for ADC 1 and 2        |  |  |  |  |  |  |
| 11                            | BCLK       | Digital I/O    | Digital Audio Bit Clock                              |  |  |  |  |  |  |
| 12                            | FS         | Digital I/O    | Digital Audio Frame Sync                             |  |  |  |  |  |  |
| 13                            | MCLKI      | Digital Input  | Master Clock Input                                   |  |  |  |  |  |  |
| 14                            | CSB/GPIO   | Digital Input  | 3-Wire MPU Chip Select/I2C address LSB               |  |  |  |  |  |  |
| 15                            | SCL        | Digital Input  | 3-Wire MPU Clock Input/I2C Clock (SCL)               |  |  |  |  |  |  |
| 16                            | SDA        | Digital I/O    | 3-Wire MPU Data Input/I2C Data I/O (SDA)             |  |  |  |  |  |  |
| 17                            | MODE       | Digital Input  | Control Interface Mode Selection Pin (I2C=1, SPI=0)  |  |  |  |  |  |  |
| 18                            | VDDA       | Supply         | Analog Power Supply                                  |  |  |  |  |  |  |
| 19                            | VSSA       | Supply         | Analog Ground                                        |  |  |  |  |  |  |
| 20                            | MIC1N      | Analog Input   | MICN Input 1                                         |  |  |  |  |  |  |
| 21                            | MIC1P/LIN1 | Analog Input   | MICP Input 1 / Line In Input 1                       |  |  |  |  |  |  |
| 22                            | MIC2N      | Analog Input   | MICN Input 2                                         |  |  |  |  |  |  |
| 23                            | MIC2P/LIN2 | Analog Input   | MICP Input 2 / Line In Input 2                       |  |  |  |  |  |  |
| 24                            | MICBIAS1   | Analog Output  | Microphone Bias for Microphone ADC 1 and 2           |  |  |  |  |  |  |
| 25                            | MICVDD     | Supply         | Microphone Supply                                    |  |  |  |  |  |  |
| 26                            | MICBIAS2   | Analog Output  | Microphone Bias for Microphone ADC 3 and 4           |  |  |  |  |  |  |
| 27                            | MIC3P/LIN3 | Analog Input   | MICP Input 3 / Line In Input 3                       |  |  |  |  |  |  |
| 28                            | MIC3N      | Analog Input   | MICN Input 3                                         |  |  |  |  |  |  |



# **Electrical Characteristics**

Conditions: VDDA = VDDC=1.8V, VDDB = 3.3V, MICVDD=3.3V, MCLK = 12.88MHz,  $T_A$  = +25°C, 1 kHz signal, Fs = 48 kHz, 24-bit audio data, with differential inputs unless otherwise stated.

| Symbol            | Parameter                                            | Conditions                                                                                                                           | Typical | Limit | Units<br>(Limit) |
|-------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------|-------|------------------|
|                   |                                                      | V <sub>DD</sub> A                                                                                                                    | 0.5     | 1     |                  |
|                   |                                                      | V <sub>DD</sub> A When V <sub>DD</sub> C=1.2V                                                                                        | 16.7    |       |                  |
| Isd               | Shutdown Current                                     | V <sub>DD</sub> B                                                                                                                    | 0.2     | 1     | μΑ               |
|                   |                                                      | V <sub>DD</sub> C                                                                                                                    | 2       | 10    |                  |
|                   |                                                      | V <sub>DD</sub> MIC                                                                                                                  | 0.5     | 1     |                  |
| ADC               |                                                      |                                                                                                                                      |         |       |                  |
| THD+N             | ADC Total Harmonic Distortion + Noise                | MIC Input, MIC_GAIN = 6dB, f=1KHz,<br>Fs = 16KHz, OSR=128X                                                                           | -92     | -80   | dB               |
|                   |                                                      | Reference= @ 0dB gain, 0.8Vrms in, VDDA=1.8V, Fs=48 kHz, OSR=128x                                                                    | -92     |       | dB               |
| SNR               | Signal to Noise Ratio                                | Reference = VOUT(0dBFS), A-<br>Weighted, MIC Input, MIC Gain =<br>0dB,fs = 8KHz, Mono Differential Input                             | 101     |       | dB               |
|                   |                                                      | Reference = VOUT(0dBFS), A-<br>Weighted, MIC Input, MIC Gain =<br>6dB,fs = 8KHz, Mono Differential Input                             | 100     |       | dB               |
|                   |                                                      | Reference = VOUT(0dBFS), A-<br>Weighted, Quad Input, Gain = 12dB,fs<br>= 16KHz                                                       | 97      |       | dB               |
|                   |                                                      | Reference= MIC Gain= 0dB gain, (A-weighted) VDDA=1.8V, Fs = 48 kHz, OSR=128x                                                         | 101     |       | dB               |
| PSRR              | Power Supply Rejection Ratio                         | V <sub>RIPPLE</sub> = 200mVP_P applied to AVDD,<br>f <sub>RIPPLE</sub> = 217Hz, Input Referred,<br>MIC_GAIN = 0dB Differential Input | 65      |       | dB               |
| Xtalk             | ADC channel cross talk                               | MIC Input, MIC_GAIN = 0dB, VIN = 0.8Vrms, f=1KHz, Fs = 48KHz, Channel 1(3) to Channel 2 (4)                                          | -124    |       | dB               |
| FS <sub>ADC</sub> | ADC Full Scale Differential Input Level (see Note 1) | V <sub>REF</sub> = 1.6V<br>( Reg 0x65[9:8] = b'10 )                                                                                  | 1       |       | V <sub>RMS</sub> |
|                   |                                                      | DGAIN = 1.25dB<br>( Reg 0x40/0x41/0x42/0x43 )                                                                                        |         |       |                  |
|                   |                                                      | FEPGA = 0dB<br>( Reg 0x6B/0x6C )                                                                                                     |         |       |                  |
|                   |                                                      | VDDA = 1.8V                                                                                                                          |         |       |                  |



|                   | ADC Full Scale Single-end<br>Input Level (see Note 1) | V <sub>REF</sub> = 1.6V<br>(Reg 0x65[9:8] = b'10)<br>DGAIN = 1.25dB<br>(Reg 0x40/0x41/0x42/0x43)<br>FEPGA = 6dB<br>(Reg 0x6B/0x6C)<br>VDDA = 1.8V | 0.5  |   | V <sub>RM</sub> S |
|-------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|---|-------------------|
| MICBIAS           |                                                       |                                                                                                                                                   |      |   |                   |
| V <sub>BIAS</sub> | Output Voltage                                        | Programmable 2.1V to 2.8V in 0.1V Steps                                                                                                           | 2.5  |   | V                 |
| Іоит              | Output Current                                        |                                                                                                                                                   |      | 4 | mA                |
| eos               | Output Noise                                          | A-weighted 20Hz-20kHz                                                                                                                             | -115 |   | dBV               |

#### Notes

- 1. Full Scale input level is relative to the magnitude of VDDA and can be calculated as FS =  $1V_{ms}^*VDDA/1.8$ .
- 2. Distortion is measured in the standard way as the combined quantity of distortion products plus noise. The signal level for distortion measurements is at 3dB below full scale, unless otherwise noted.
- 3. Unused analog input pins should be left as no-connection.
- 4. Unused digital input pins should be tied to ground.

# Digital I/O

| Parameter            | Symbol           | Comments/Conditions |             | Min         | Max         | Units |
|----------------------|------------------|---------------------|-------------|-------------|-------------|-------|
| Input LOW level      | Input LOW level  |                     | VDDB = 1.8V |             | 0.33 * VDDB | V     |
| input LOVV icvoi     | VIL              | VDD                 | VDDB = 3.3V |             | 0.37 * VDDB | v     |
| Input HIGH level     | ViH              | VDDB = 1.8V         |             | 0.67 * VDDB |             | V     |
| input i nort lever   | VIII             | VDDB = 3.3V         |             | 0.63 * VDDB |             | v     |
| Output HIGH level    | V <sub>OH</sub>  | I <sub>Load</sub> = | VDDB = 1.8V | 0.9 * VDDB  |             | V     |
| Guiput i ii Giriovoi | 1m               | 1mA                 | VDDB = 3.3V | 0.95 * VDDB |             | v     |
| Output LOW level     | Output LOW level |                     | VDDB = 1.8V |             | 0.1 * VDDB  | V     |
| 5 a.p.a. 2011 10101  | I JOE            | 1mA                 | VDDB = 3.3V |             | 0.05 * VDDB | Ů     |

# **Recommended Operating Conditions**

| Condition                                                       | Symbol | Min  | Typical | Max  | Units |
|-----------------------------------------------------------------|--------|------|---------|------|-------|
| Digital Supply Range with sample rate > 48 kHz or FLL enabled   | VDDC   | 1.62 | 1.8     | 1.98 | V     |
| Digital Supply Range with sample rate <= 48kHz and FLL disabled | VDDC   | 1.2  | 1.8     | 1.98 | V     |
| Digital I/O Supply Range                                        | VDDB   | 1.62 | 1.8     | 3.6  | V     |



| Analog Supply Range            | VDDA           | 1.62 | 1.8 | 1.98 | V  |
|--------------------------------|----------------|------|-----|------|----|
| Microphone Bias Supply Voltage | VDDMIC         | 2.5  | 4.2 | 5.5  | V  |
| Temperature Range              | T <sub>A</sub> | -40  |     | +85  | °C |

CAUTION: Below conditions needed to be followed for regular operation: VDDB > VDDC - 0.6V.



# **Absolute Maximum Ratings**

| Parameter                               | Min        | Max        | Units |
|-----------------------------------------|------------|------------|-------|
| Digital Supply Range (VDDC)             | -0.3       | 2.2        | V     |
| Digital I/O Supply Range (VDDB)         | -0.3       | 6.0        | V     |
| Analog Supply Range (VDDA)              | -0.3       | 2.2        | V     |
| Microphone Bias Supply Voltage (MICVDD) | -0.3       | 6.0        | V     |
| Voltage Input Digital Range             | VSSD - 0.3 | VDDB + 0.3 | V     |
| Voltage Input Analog Range              | VSSA - 0.3 | VDDA + 0.3 | V     |
| Junction Temperature, T <sub>J</sub>    | -40        | +150       | °C    |
| Storage Temperature                     | -65        | +150       | °C    |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods. Exposure to such conditions may adversely influence product reliability and result in failures not covered by warranty.

CAUTION: The following condition need to be followed for maximum ratings: VDDB > VDDC - 0.6V.



### 1 General Description

The NAU85L40B is a low power, high quality, 4-channel ADC for microphone array applications. There are eight analog inputs with individual input PGA gain stages and are passed to the ADC path for signal processing. A low noise microphone bias circuit supplies a programmable voltage reference for one or more electret microphones on two buffered MICBIAS outputs that are available to separately supply microphones associated with channels 1 & 2 and channels 3 & 4. The digital audio data from the ADC's can be processed by a Volume Control, High Pass filter, and ALC before it is passed on to the serial I2S or TDM PCM interface. This digital serial output data can be available in two separate dual channel formats on ADCOUT12 for channel 1 & 2 and ADCOUT34 for channel 3 & 4. The 4-channel serial digital audio can also be combined into one serial bit stream on ADCOUT34 in TDM mode. The device clock can be locked to an external clock reference or generated internally by the on-chip FLL. The registers that control the NAU85L40B can be programmed through standard I2C or SPI interface.

### 2 Analog Inputs

NAU85L40B has four low noise, high common mode rejection ratio analog microphone differential inputs – MIC1/MIC1P together are MIC.1, MIC2N/MIC2P together are MIC.2, MIC3N/MIC3P together are MIC.3, MIC4N/MIC4P together are MIC.4. Each of these microphone inputs are followed by a -1dB to 36dB PGA gain stage with a fixed 12kOhm input impedance.

All inputs are maintained at a DC bias at approximately 1/2 of the VDDA supply voltage. Connections to these inputs should be AC-coupled by means of DC blocking capacitors suitable for the device application.

The differential microphone input structure is essential in noisy digital systems where amplification of low-amplitude analog signals is necessary such as in portable digital media devices and cell phones. Differential inputs are also very useful to reduce ground noise in systems in which there are ground voltage differences between different chips and components. When properly implemented, the differential input architecture offers an improved power-supply rejection ratio (PSRR) and higher ground noise immunity.

A detailed diagram of the input PGA connections and associated registers is shown in Figure 1. The PGA inputs can also be disconnected from the amplifier for applications where the inputs are shared with other devices. In addition, there is a pre-charge circuit that can speed up charging the external coupling capacitor set with <a href="FEPGA2.ACDC\_CTRL Reg0x6A[15:8]">FEPGA2.ACDC\_CTRL Reg0x6A[15:8]</a>. The PGA gain can be set from -1dB to 36dB in 1dB steps and the embedded antialiasing filter also has a single bit adjustment to shift the cut-off frequency.

A detailed register description is available in registers FEPGA1 REG0x69 to FEPGA4 REG0x6C.



# Analog MIC Input Path



Figure 1: Analog Input Structure

### 2.1 ADC and Digital Signal Processing

The NAU85L40B has four independent high quality ADCs. These are high performance 24-bit sigmadelta converters that are suitable for a very wide range of applications. All digital processing is with 24-bit precision minimizing processing artifacts and maximizing the audio dynamic range supported by the NAU84L04.

The ADCs are supported by a wide range mixed-mode Automatic Level Control (ALC), a high pass filter, and a notch filter. All of which are optional and programmable. The high pass filter function is intended for DC-blocking or low frequency noise reduction, such as to reduce unwanted ambient noise or "wind noise" on a microphone input. The notch filter may be programmed to greatly reduce a specific frequency band or frequency, such as a 50Hz, 60Hz, or 217Hz unwanted noise. The 4-channel ADC TDM interface also provides for flexible routing options.

### 2.2 ADC Digital Block



Figure 2: ADC Digital Path

The ADC digital block performs 24-bit analog-to-digital conversion and signal processing, making available a high quality audio sample stream the audio path digital interface. This block consists of a sigma-delta modulator, digital decimator/ filter, ALC, volume control, high pass filter, and a notch filter.

In order to enable the ADCs, <u>POWER\_MANAGEMENT.ADC1\_EN Reg0x01[0]</u> through <u>POWER\_MANAGEMENT.ADC4\_EN Reg0x01[3]</u> must all be set to 1. The audio sample rate of the ADC is set by <u>CLOCK\_SRC.CLK\_ADC\_SRC Reg0x03[7:6]</u>, which is derived from the MCLK. (See Section <u>CLOCKING AND SAMPLE RATES</u>).



The polarity of either ADC output signal can be changed independently on either ADC logic output which can be sometimes useful in management of the audio phase. This feature can help minimize any audio processing that may be otherwise required as the data are passed to other stages in the system. The ADC coding scheme is in twos complement format and the full-scale input level is proportional to VDDA. For example, with a 1.8V supply voltage, the full-scale level is 1.0VRMS.

### 2.2.1 Input Limiter / Automatic Level Control (ALC)

The ADC digital path of the NAU85L40B is supported by the digital Automatic Level Control (ALC) function. This can be used to automatically manage the gain to optimize the signal level at the output of the ADC by automatically amplifying input signals that are too small or decreasing the amplitude of the signals that are too loud.

The ALC monitors the output of the ADC, measured after the digital decimator. The ADC output is fed into a peak detector, which updates the measured peak value whenever the absolute value of the input signal is higher than the current measured peak. The measured peak gradually decays to zero unless a new peak is detected, allowing for an accurate measurement of the signal envelope. The peak value is then used by a logic algorithm to determine whether the gain should be increased, decreased, or remain the same.

In normal mode, when sudden peaks occur above the desired gain settings, the ALC reduces volume at a register determined rate and step size. This continues until the output level of the ADC is again at the desired target level. If the input signal suddenly becomes quiet, the ALC increases volume at a register determined rate and step size until the output level from the ADC reaches the target level. If the input gain stays within the target level, the ALC will remain in a steady state.

In addition to the normal operation mode, the ALC may be operated in a special limiter mode that functions similarly to the normal mode but with faster attack times. This mode is primarily used to quickly ramp down signals that are too loud.

#### 2.2.1.1 ALC Peak Limiter Function

Both normal and limiter mode include a peak limiter function. This implements an emergency gain reduction when the ADC output level exceeds a set gain value. When the ADC output exceeds 87.5% of full scale, the ALC block ramps down the gain at the maximum ALC Attack Time rate. This is regardless of the mode and attack rate settings. This continues until the ADC output level has been reduced to below the emergency limit threshold. This action limits ADC clipping if there is a sudden increase in the input signal level.

#### 2.2.1.2 ALC Parameter Definitions

- ALC Maximum Gain (ALCMAX): This sets the maximum allowed gain during normal mode ALC operation. In the Limiter mode of ALC operation, the ALCMXGAIN value is not used, instead, the maximum gain allowed is set equal to the pre-existing gain value that was in effect at the moment in time that the Limiter mode is enabled. See <a href="ALC CONTROL 2 REG0x21">ALC CONTROL 2 REG0x21</a> for details.
- ALC Minimum Gain (ALCMIN): This sets the minimum allowed gain during all modes of ALC operation. This is useful to keep the ALC operating range close to the desired range for a given application scenario. See <a href="ALC\_CONTROL\_2 Reg0x21">ALC\_CONTROL\_2 Reg0x21</a> for details.
- ALC Target Value (ALCLVL): Determines the value used by the ALC logic decisions comparing this fixed value with the output of the ADC. This value is expressed as a fraction of Full Scale (FS) output from the ADC. Depending on the logic conditions, either the output value used in the comparison may be the instantaneous value of the ADC, or a time weighted average of the ADC peak output level. See <a href="ALC CONTROL 2 Reg0x21">ALC CONTROL 2 Reg0x21</a> for details.
- ALC Attack Time (ALCATK): Attack time refers to how quickly a system responds to an increasing volume level that is greater than some defined threshold. Typically, attack time is much faster than decay



time. In the NAU85L40B, when the absolute value of the ADC output exceeds the ALC Target Value, the gain will be reduced at a step size and rate determined by this parameter. When the peak ADC output is at least 1.5dB lower than the ALC Target Value, the stepped gain reduction will halt. See ALC\_CONTROL\_3 Reg0x22 for details.

ALC Decay Time (ALCDCY): Decay time refers to how quickly a system responds to a decreasing volume level. Typically, decay time is much slower than attack time. When the ADC output level is below the ALC Target value by at least 1.5dB, the gain will increase at a rate determined by this parameter. In Limiter mode, the time constants are faster than in ALC mode. See <a href="ALC CONTROL 3 REG0x22">ALC CONTROL 3 REG0x22</a> for details.

ALC Hold Time (ALCHLD): Hold time refers to the duration of time when no action is taken. This is typically to avoid undesirable sounds that can happen when an ALC responds too quickly to a changing input signal. In the NAU85L40B, the hold time value is the duration of time that the ADC output peak value must be less than the target value before there is an actual gain increase. See <a href="ALC CONTROL 2 Reg0x21">ALC CONTROL 2 Reg0x21</a> for details.



Figure 3: ALC Operation

#### 2.2.1.3 ALC Normal Mode Example Using ALC Hold Time Feature

Input signals with different characteristics (e.g., voice vs. music) may require different settings for this parameter for optimum performance. Increasing the ALC hold time prevents the ALC from reacting too quickly to brief periods of silence such as those that may appear in music recordings. Having a shorter hold time may be useful in voice applications where a faster reaction time helps to adjust the volume setting for speakers with different volumes. The waveform below shows the operation of the <a href="ALC\_CONTROL\_2.ALCHLD Reg0x21[7:4]">ALC\_CONTROL\_2.ALCHLD Reg0x21[7:4]</a> parameter.





Figure 4: ALC using Hold time

#### 2.2.1.4 Noise Gate (Normal Mode Only)

A noise gate threshold prevents ALC amplification of noise when there is no input signal or no signal above an expected background noise level. The noise gate is enabled by setting <a href="ALC CONTROL 1.ALC NGEN REG0x20[4]">ALC CONTROL 1.ALC NGEN REG0x20[4]</a> and the threshold level is set by <a href="ALC CONTROL 1.ALC NGTH REG0x20[3:0]">ALC CONTROL 1.ALC NGTH REG0x20[3:0]</a>. When there is no signal or a very quiet signal (pause) composed mostly of noise, the ALC holds the gain constant instead of amplifying the signal towards the target threshold. The NAU85L40B accomplishes this by comparing the input signal level against the noise gate threshold. The noise gate only operates in conjunction with the ALC and only in Normal mode.



Figure 5: ALC without Noise gate





Figure 6: ALC with noise gate

### 2.2.1.5 ALC Example with ALC Min/Max Limits and Noise Gate Operation

The drawing below shows the effects of ALC operation over the full scale signal range. The drawing is color coded as follows:

Blue Original Input signal (linear line from zero to maximum) Green PGA gain value over time (inverse to signal in target range) Red Output signal (held to a constant value in target range)





# Input Level

| <u>Registe</u> r | Bits                             | <u>Name</u>                           | <u>Value</u>                                                                        | <u>Descriptio</u> n                                                                                                 |
|------------------|----------------------------------|---------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| 22               | 12-15                            | ALCCH(1-4)E                           | 1111                                                                                | ALC enabled all channels                                                                                            |
| 21               | 12-14                            | ALCMAXGAIN                            | 111                                                                                 | Max ALC gain@ 35.25dB                                                                                               |
| 21               | 8-10                             | ALCMINGAIN                            | 000                                                                                 | Min ALC gain@-12dB                                                                                                  |
| 21               | 0-3                              | ALCLVL                                | 1011                                                                                | Target ALC gain@-6dBFS                                                                                              |
| 20               | 4                                | NGEN                                  | 1                                                                                   | Noise gate enabled                                                                                                  |
| 20               | 0-3                              | NGTH                                  | 0100                                                                                | Noise gate@-37dB                                                                                                    |
|                  | 22<br>21<br>21<br>21<br>21<br>20 | 21 12-14<br>21 8-10<br>21 0-3<br>20 4 | 22 12-15 ALCCH(1-4)E 21 12-14 ALCMAXGAIN 21 8-10 ALCMINGAIN 21 0-3 ALCLVL 20 4 NGEN | 22 12-15 ALCCH(1-4)E 1111<br>21 12-14 ALCMAXGAIN 111<br>21 8-10 ALCMINGAIN 000<br>21 0-3 ALCLVL 1011<br>20 4 NGEN 1 |

Figure 7: ALC Response Envelope

### 2.2.2 ADC Digital Volume Control

The effective output audio volume of each ADC can be changed from +36dB through -128dB in 0.125dB steps using the digital volume control feature. Included in the volume control is a "digital mute" value that will completely mute the signal output of the ADC.

In addition, the ADC has an analog gain control, which can be set from -1dB to 36dB.

Registers <u>DIGITAL\_GAIN\_CH1 REG0x40</u> through <u>DIGITAL\_GAIN\_CH4 REG0x43</u> control the digital gain of each channel. These registers can also select the ADC source of each output channel.

### 2.2.3 ADC Programmable High Pass Filter

A high pass filter in the digital output path optionally supports each ADC. The High Pass filter can be enabled by setting <a href="https://example.com/hep-filter\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en\_chi2.hpf\_en



The high pass filter has two different operating modes. In the audio mode, the filter is a simple first order DC blocking filter, with a cut-off frequency of 3.7Hz. In the application specific mode, the filter is a second order audio frequency filter, with a programmable cut-off frequency. The cutoff frequency of the high pass filter is scaled depending on the sampling frequency indicated to the system by the setting in register ADC\_SAMPLE\_RATE.SMPL\_RATE REG0x3A[7:5].

The following table provides the exact cutoff frequencies with different sample rates. These cutoff frequencies can be selected by setting <a href="https://example.com/hef-filter\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-cut\_chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-chi2.hef-

|         | SMPL_RATE Reg0x3A[7:5] in kHz (FS) |            |     |     |            |     |     |            |     |  |
|---------|------------------------------------|------------|-----|-----|------------|-----|-----|------------|-----|--|
| HPF_CUT | ,                                  | 101 or 100 | )   | C   | 011 or 010 |     |     | 001 or 000 |     |  |
|         | 8                                  | 11.025     | 12  | 16  | 22.05      | 24  | 32  | 44.1       | 48  |  |
| 000     | 82                                 | 113        | 122 | 82  | 113        | 122 | 82  | 113        | 122 |  |
| 001     | 102                                | 141        | 153 | 102 | 141        | 153 | 102 | 141        | 153 |  |
| 010     | 131                                | 180        | 156 | 131 | 180        | 156 | 131 | 180        | 156 |  |
| 011     | 163                                | 225        | 245 | 163 | 225        | 245 | 163 | 225        | 245 |  |
| 100     | 204                                | 281        | 306 | 204 | 281        | 306 | 204 | 281        | 306 |  |
| 101     | 261                                | 360        | 392 | 261 | 360        | 392 | 261 | 360        | 392 |  |
| 110     | 327                                | 450        | 490 | 327 | 450        | 490 | 327 | 450        | 490 |  |
| 111     | 408                                | 563        | 612 | 408 | 563        | 612 | 408 | 563        | 612 |  |

Table 1: High Pass Filter Cut-off Frequencies in Hz (with HPF\_AM = 1)

### 2.2.4 Programmable Notch Filter

A notch filter in the digital output path optionally supports each ADC. The notch filter is used to stop a very narrow band of frequencies around a center frequency. This function can be enabled by setting NFEN in NOTCH FIL1 CH1.NFEN REG0x30[14] to NOTCH FIL1 CH4.NFEN REG0x36[14]. The center frequency is programmed by setting NFA1 of registers NOTCH\_FIL1\_CH1.NFA1 REG0x30[13:0] to NOTCH\_FIL1\_CH4.NFA1 REG0x36[13:0] with two's compliment coefficient values calculated using Table 2 as shown below.

It is important to note that the register update bits are write-only bits. The update bit function is important so that all filter coefficients actively being used are changed simultaneously; even though the register values must be written sequentially. When there is a write operation to any of the filter coefficient settings, but the update bit is not set (value = 0), the value is stored as pending a future update, but does not go into effect. When there is a write operation to any coefficient register, and the update bit is set (value = 1), then the new value in the register being written is immediately put into effect, and any other pending coefficient value is put into effect at the same time.

| <b>A</b> <sub>0</sub>                                                   | <b>A</b> <sub>1</sub>    | Notation                                                                                         | Register Value (DEC) |
|-------------------------------------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------|----------------------|
| $\frac{1 - \tan \frac{2\pi f_b}{2f_s}}{1 + \tan \frac{2\pi f_b}{2f_s}}$ | $-(1+A_0)$<br>$2\pi f_a$ | $f_c$ = center frequency (Hz)<br>$f_b$ = -3dB bandwidth (Hz)<br>$f_s$ = sample frequency<br>(Hz) |                      |

Table 2: Equations to calculate notch filter coefficients

# 2.3 Audio Data Companding



Companding is used in digital communication systems to optimize signal-to-noise ratios with reduced data bit rates, using non-linear algorithms. The NAU85L40B supports the two main telecommunications companding standards: A-law and  $\mu$ -law. The A-law algorithm is primarily used in European communication systems and the  $\mu$ -law algorithm is primarily used by North America, Japan, and Australia.

Companding converts 13 bits ( $\mu$ -law) or 12 bits (A-law) to 8 bits using non-linear quantization. The companded signal is an 8bit word containing sign (1-bit), exponent (3-bits) and mantissa (4-bits)

Following are the data compression equations set in the ITU-T G.711 standard and implemented in the NAU85L40B.

### 2.3.1 μ-law

$$F(x) = \frac{\ln(1 + \mu \times |x|)}{\ln(1 + \mu)},$$
 -1 < x < 1  
  $\mu = 255$ 

#### 2.3.2 A-law

$$F(x) = \frac{A \times |x|}{(1 + \ln(A))}, \qquad x \le \frac{1}{A}$$

$$F(x) = \frac{(1 + \ln(A \times |x|))}{(1 + \ln(A))}, \qquad \frac{1}{A} \le x \le 1$$

$$A = 87.6$$

When companding is enabled, the PCM interface must be set to an 8-bit word length by setting <a href="PCM\_CTRL0.CMB8 REG0x10[10]">PCM\_CTRL0.CMB8 REG0x10[10]</a>. When in 8-bit mode, the Register word length controls in <a href="PCM\_CTRL0.WLEN REG0x10[3:2]">PCM\_CTRL0.WLEN REG0x10[3:2]</a> are ignored.

### 2.4 Digital Interfaces

Command and control of the device is accomplished using a 2-wire/3-wire serial control interface. This simple, but highly flexible, interface is compatible with many commonly used command and control serial data protocols and host drivers. See **CONTROL INTERFACES** for more detail.

Digital audio input/output data streams are transferred to and from the device separately for command and control. The digital audio data interface supports either I2S or PCM audio data protocols, and is compatible with commonly used industry standard devices that follow either of these two serial data formats. See DIGITAL AUDIO INTERFACE for more detail.

# 3 Power Supply

The NAU85L40B has been designed to operate reliably using a wide range of power supply conditions and power-on/power-off sequences. However, because of existence of ESD protection diodes between the supplies, that will have impact on the application of the supplies. Because of these diodes, the following conditions need to be met:

VDDB > VDDC - 0.6V.

#### 3.1 Power on and off reset



The NAU85L40B includes a power on and off reset circuit on chip. The circuit resets the internal logic control at VDDC and VDDA supply power up and this reset function is automatically generated internally when power supplies are too low for reliable operation. The reset threshold is approximately 0.55Vdc and 1.0Vdc for VDDC and VDDA, respectively. It should be noted that these values are much lower than the required voltage for normal operation of the chip.

The reset is held on while the power levels for both VDDC and VDDA are below their respective thresholds. Once the power levels rise above their thresholds, the reset is released. Once the reset is released, the registers are ready to be written to. It is also important to note that all the registers should be kept in their reset state for at least 6µs.

An additional internal RC filter based circuit is added which helps the circuit respond for fast ramp rates (~10µs) and generate the desired reset period width (~10µs at typical corner). This filter is also used to eliminate supply glitches which can generate a false reset condition, typically 50ns.

For reliable operation, it is recommended to write to register <u>SW\_RESET\_REG0x00</u> upon power up. This will reset all registers to the known default state.

Note that when VDDA and/or VDDC are below the power on reset threshold, then the digital IO pins will go into a tri-state condition.

#### **Application Notes:**

VDDA ramp up time for a guaranteed power on reset needs to be less than 50msec. The VDDA ramp down time for a guaranteed power off reset needs to be less than 125msec. If the ramp down rate is too slow (no pull down), then we can enable the minimum VREF impedance by <a href="VMID\_CTRL.VMIDSEL REG0X66[5:4]=11">VMID\_CTRL.VMIDSEL REG0X66[5:4]=11</a> with <a href="VMID\_CTRL.VMIDEN REG0X66[6]=1">VMID\_CTRL.VMIDEN REG0X66[6]=1</a>, before shutdown in order to discharge VDDA quickly.

## 3.2 Reference Voltage Generation

The NAU85L40B includes a mid-supply reference circuit that is decoupled to VSS through the VREF pin by means of a bypass capacitor. The VREF voltage is used as the reference for the majority of the circuits inside NAU85L40B. Therefore, the bypass capacitor needs to be large in order to achieve good power supply rejection at low frequencies. Typically, a 4.7uF capacitor can be used. However, a larger value can be chosen but it will increase the rise time of VREF and therefore it will delay the valid line output signal. However, a pre-charge circuit can pre-charge the capacitor close to VDDA/2 at power up in order to reduce the rise time for fast line out availability. This bypass capacitor should also be low leakage due to the high impedance nature of the VREF pin

The VREF voltage can be enabled by setting <a href="VMID\_CTRL.VMIDEN Reg0x60[6]">VMID\_CTRL.VMIDEN Reg0x60[6]</a>. Once VREF has been enabled, the voltage will quickly ramp up due to the pre-charge circuit. The pre-charge circuit can then be disabled in order to save power or to prevent it from adjusting the VREF voltage when the supply varies. This can be done by setting <a href="REFERENCE.PDVMDFST Reg0x68[13]">REFERENCE.PDVMDFST Reg0x68[13]</a> to 1. Once the VREF voltage has settled to VDDA/2, the output impedance on the VREF pin is determined by setting the bits <a href="VMIDSEL Reg0x60[5:4]">VMID CTRL.VMIDSEL Reg0x60[5:4]</a>. The output impedance is set as per the following table.

| VMIDSEL<br>REG0x60[5:4] | VREF Resistor Selection    | VREF Impedance               |
|-------------------------|----------------------------|------------------------------|
| 00                      | Open, no resistor selected | Open, no impedance installed |
| 01                      | 50kOhm                     | 25kOhm                       |
| 10                      | 250kOhm                    | 125kOhm                      |
| 11                      | 5kOhm                      | 2.5kOhm                      |

Table 3: V<sub>REF</sub> Impedance





Figure 8: V<sub>REF</sub> Circuitry

### 3.3 Microphone Bias Generation

The NAU85L40B provides two microphone bias pins which can be used in various stereo applications. The microphone bias can be used to power electret microphones. In order to ensure safe operation of the device, it is recommended that the microphones do not draw more than 4mA of current from each MICBIAS pin. Register MIC BIAS REG0x67 provides the control for powering up the MICBIAS circuitry. It should be noted that the two MICBIAS outputs both have the same voltage level.

## 4 Clocking and Sample Rates

The internal clocks for the NAU85L40B are derived from a common internal clock source, MCLK. This clock is the reference for the ADCs and DSP core functions, digital audio interface and other internal functions.

MCLK can be derived directly from MCLKI pin or may be generated from a Frequency Locked Loop (FLL) using MCLKI, BCLK or FS as a reference. The FLL provides additional flexibility for a wide range of MCLK frequencies and can be used to generate a free-running clock in the absence of an external reference source. See FREQUENCY LOCKED LOOP (FLL)

for further details.

It should be noted that the internal clock frequency MCLK must be running at 256\*Fs (Fs = sample rate in Hz) in order to achieve the best performance. For example, when targeting 48 kHz sample rate audio, the MCLK must be set to 256\*48k = 12.288MHz. When the input clock MCLKI is higher than this speed, <a href="CLOCK\_SRC.MCLK\_SRC Reg0x03[4:0]">CLOCK\_SRC.MCLK\_SRC Reg0x03[4:0]</a> provides flexible division selection to meet the requirement.





Figure 9: Clock Generation

| Bits | MCLK SRC<br>REG0x03[4:0] |
|------|--------------------------|
| 0000 | Divide by 1              |
| 0001 | Invert                   |
| 0010 | Divide by 2              |
| 0011 | Divide by 4              |
| 0100 | Divide by 8              |
| 0101 | Divide by 16             |
| 0110 | Divide by 32             |
| 0111 | Divide by 3              |
| 1001 | Invert                   |
| 1010 | Divide by 6              |
| 1011 | Divide by 12             |
| 1100 | Divide by 24             |

Table 4: <a href="mailto:CLOCK\_SRC.MCLK\_SRC Reg0x03[4:0">CLOCK\_SRC.MCLK\_SRC Reg0x03[4:0</a>] Register Settings

| Bits | CLK ADC SRC<br>REG0x03[7:6] |  |
|------|-----------------------------|--|
| 00   | Divide by 1                 |  |
| 01   | Divide by 2                 |  |
| 10   | Divide by 4                 |  |
| 11   | Divide by 8                 |  |

Table 5: CLOCK\_SRC.CLK\_ADC\_SRC REG0x03[7:6] Register Settings

The OSR (over sampling rate) is defined as CLK\_ADC frequency divided by the audio sample rate.

$$OSR = \frac{CLK\_ADC}{Fs}$$

Available over-sampling rates are 32, 64, 128 or 256 as set in the <u>ADC\_SAMPLE\_RATE.OSR</u> <u>REG0x3A[1:0]</u> register. CLK\_ADC frequency is set by <u>CLOCK\_SRC.CLK\_CODEC\_SRC REG0x03[13]</u> and <u>CLOCK\_SRC.CLK\_ADC\_SRC REG0x03[7:6]</u> registers.

It should be noted that the OSR and Fs must be selected so that the max frequency of CLK\_ADC is less than 6.144MHz. When CLK\_ADC is determined, <u>ADC\_SAMPLE\_RATE.OSR Reg0x3A[1:0]</u> should be set to provide appropriate down sampling through digital filters.



#### Example 1:

To configure Fs = 48 kHz, MCLK = (256 \*Fs) = 12.288 MHz, and CLK\_ADC = 6.144 MHZ Set:

• <u>CLOCK\_SRC.CLK\_CODEC\_SRC\_REG0x03[13]</u> = 1'b0, <u>CLOCK\_SRC.CKL\_ADC\_SRC\_REG0x03[7:6]</u> = 2'b01, and OSR = 2'b10 (128)

#### Example 2:

To configure Fs = 16 kHz, MCLKI = 12.288MHz, and CLK\_ADC = 4.096MHz Set:

- CLOCK\_SRC.MCLK\_SRC REG0x03[4:0] = 3'b111 (Divide MCLKI by 3) to get MCLK = (256\*Fs) = 4.096MHz
- <u>CLOCK\_SRC.CLK\_CODEC\_SRC REG0x03[13]</u> = 1'b0, <u>CLOCK\_SRC.CLK\_ADC\_SRC REG0x03[7:6]</u> = 2'b00, and OSR = 2'b11 (256)

#### 4.1 PCM Clock Generation

In master mode, BCLK is derived from MCLK via a programmable divider set by <a href="PCM">PCM CTRL1.BCLK DIV REG0x11[2:0]</a> and the FS is derived from BCLK via a programmable divider <a href="PCM">PCM CTRL1.LRC DIV REG0x11[13:12]</a>.

To select specific Fs values, <a href="PCM\_CTRL1.BCLK\_DIV Reg0x11[2:0]">PCM\_CTRL1.LRC\_DIV Reg0x11[2:0]</a> and <a href="PCM\_CTRL1.LRC\_DIV Reg0x11[2:0]">PCM\_CTRL1.LRC\_DIV Reg0x11[2:0]</a> and <a href="PCM\_CT

$$BCLK = Fs \times data \ length \times channels$$

#### Example 1:

If we want an Fs of 48 kHz and 16 bit data is to be sent to the I2S bus (2 channel)

- BCLK = 48000\*16\*2 = 1.536MHz and MCLK = 48000\*256 = 12.288MHz
- Set <u>PCM\_CTRL1.BCLK\_DIV REG0x11[2:0]</u> = 3'b011 (8) and <u>PCM\_CTRL1.LRC\_DIV REG0x11[13:12]</u> = 2'b11 (32)

Or 32 bit data is to be sent

- BCLK = 48000\*32\*2 = 3.073MHz and MCLK = 48000\*256 = 12.288MHz
- Set <u>PCM\_CTRL1.BCLK\_DIV REG0x11[2:0]</u>= 3'b010 (4) and <u>PCM\_CTRL1.LRC\_DIV REG0x11[13:12]</u>= 2'b10 (64)

#### Example 2:

If we want an Fs of 16 kHz and 16 bit data is to be sent to the I2S bus (2 channel)

- BCLK = 16000\*16\*2 = 512kHz and MCLK = 16000\*256 = 4.096MHz
- Set <u>PCM\_CTRL1.BCLK\_DIV REG0x11[2:0]</u> = 3'b011 (8) and <u>PCM\_CTRL1.LRC\_DIV REG0x11[13:12]</u> = 2'b11 (32)

32 bit data is to be sent.

- BCLK = 16000\*32\*2 = 1.024MHz and MCLK = 16000\*256 = 4.096MHz
- Set <u>PCM\_CTRL1.BCLK\_DIV\_REG0x11[2:0]</u>= 3'b100 (4) and <u>PCM\_CTRL1.LRC\_DIV\_REG0x11[13:12]</u>= 2'b10 (64)

#### Example 3:

If we want an Fs of 16 kHz and 32 bit data is to be sent to the I2S TDM bus (4 channels)

- BCLK = 16000\*32\*4 = 2.048MHz and MCLK = 16000\*256 = 4.096MHz
- Set PCM CTRL1.BCLK DIV REG0x11[2:0]= 3'b001 (2) and PCM CTRL1.LRC DIV



#### REG0x11[13:12] = 2'b01 (128)



Figure 10: Master Mode PCM Clock Generation

| Bits | BCLK_DIV<br>REG0x11[2:0] |
|------|--------------------------|
| 000  | Divide by 1              |
| 001  | Divide by 2              |
| 010  | Divide by 4              |
| 011  | Divide by 8              |
| 100  | Divide by 16             |
| 101  | Divide by 32             |

Table 6: PCM CTRL1.BCLK DIV REG0x11[2:0] Register Settings

| Bits | LRC DIV<br>REG0x11[13:12] |
|------|---------------------------|
| 00   | Divide by 256             |
| 01   | Divide by 128             |
| 10   | Divide by 64              |
| 11   | Divide by 32              |

Table 7: PCM\_CTRL1.LRC\_DIV REG0x11[13:12] Register Settings

### 4.2 Frequency Locked Loop (FLL)

The integrated FLL can be used to generate a master system clock, MCLK, from MCLKI, BCLK or FS as a reference. Because of the FLL's tolerance of jitter, it may be used to generate a stable MCLK from less stable input clock sources or it can be used to generate a free-running clock in the absence of an external reference clock source. To run as a free running clock, enable <a href="FLL6.DCO\_EN REG0x09[15]">FLL VCO RSV.DOUT2VCO RSV REG0x04[15:0]</a> to 16'hF13C.

The FLL is enabled using <a href="CLOCK\_SRC.SYSCLK\_SRC Reg0x03">CLOCK\_SRC.SYSCLK\_SRC Reg0x03</a>[15] and it is recommended that the FLL be disabled before any setting changes via <a href="CLOCK\_SRC.SYSCLK\_SRC Reg0x03">CLOCK\_SRC.SYSCLK\_SRC Reg0x03</a>[15] and then reenabled after the register settings have been updated. To select between sources, use <a href="FLL3.FLL\_CLK\_REF\_SRC Reg0x06">FLL3.FLL\_CLK\_REF\_SRC Reg0x06</a>[11:10] and use <a href="FLL4.FLL\_CLK\_REF\_DIV Reg0x07">FLL4.FLL\_CLK\_REF\_DIV Reg0x07</a>[11:10] to divide the reference source by 1, 2, 4 or 8 to bring the frequency down to 13.5MHz or below.



To control the internal gain loop of the FLL, <u>FLL3.GAIN\_ERR REG0x06[15:13]</u> and <u>FLL4.FLL REF DIV 4CHK REG0x07[14:12]</u> can be used. However, it is recommended that only the default settings be used in these registers.



Figure 11: FLL Block diagram

The FLL output frequency is determined by the following parameters:

- FLL1.FLL\_RATIO REG0x04[6:0]
- CLOCK SRC.MCLK SRC Reg0x03[4:0]
- FLL3.FLL INTEGER REG0x06[9:0]
- FLL2.FLL FRAC REG0x05[15:0]

To determine these settings, the following output frequency equations are used:

- 1. FDCO = FREF x <u>FLL INTEGER Reg0x06[9:0]</u> . <u>FLL FRAC Reg0x05[15:0]</u> ÷ <u>FLL4.FLL\_CLK\_REF\_DIV Reg0x07[14:12]</u>
- 2.  $MCLK = (FDCO \times MCLK SRC Reg0x03[4:0])/2$

Where FREF is the reference clock frequency, MCLK is the desired system clock frequency, and FDCO is the frequency of DCO in decimal. It should also be noted that the values in the above equations are the decimal values of the registers.

#### **Example:**



If the reference frequency (FREF) is 12MHz, the desired sampling rate (Fs) is 48 kHz, and MCLK = 256\*Fs, what are the output frequency parameters?

Using these requirements, the following can be determined.

- MCLK = 256 x 48kHz = 12.288MHz
- Using Equation 2:
  - FDCO = (2 x 12.288MHz) / MCLK\_SRC
    - For FDCO to remain between 90MHz 100MHz, MCLK\_SRC must be chosen to be 1/4. This and other values for MCLK\_SRC REG0x03[4:0] can be seen on the register tables.
  - o FDCO =  $(2 \times 12.288MHz) / (1/4) = 98.304MHz$
- Using Equation 1:
  - o <u>FLL INTEGER REG0x06[9:0]</u> . <u>FLL FRAC REG0x05[15:0]</u> = FDCO / FREF x FLL4.FLL\_CLK\_REF\_DIV REG0x07[14:12]
  - FLL\_RATIO REG0x04[6:0] = 1 because FREF ≥ 512 kHz. This and other values for FLL\_RATIO REG0x04[6:0] can be seen on the register tables.
  - \[
     \int \frac{\text{FLL\_INTEGER Reg0x06[9:0]}}{\text{EL\_FRAC Reg0x05[15:0]}} = 98.304 \text{MHz / (12MHz x 1)} \\
     = 8.192
     \]
    - FLL INTEGER REG0x06[9:0] . FLL FRAC REG0x05[15:0] represents an integer and fractional number in decimal
  - o FLL\_INTEGER REG0x06[9:0] = 8
  - $FLL_FRAC_{REG0x05[15:0]} = 0.192$
- Now retrieve or convert the parameter values into their corresponding HEX values
  - FLL\_RATIO REG0x04[6:0] = 7'h1 (this value is taken from the register chart for FREF ≥ 512kHz)
  - MCLK\_SRC REG0x03[4:0] = 4'h3 (this value is taken from the register chart for MCLK SRC REG0x03[4:0] = 1/4)
  - o FLL\_INTEGER REG0x06[9:0] = 8 = 10'h8
  - o FLL FRAC REG0x05[15:0] = 0.192 x 2^16 = 12583=16'h3126

If low power consumption is required, then FLL settings must be chosen where <u>FLL\_INTEGER</u> <u>REG0x06[9:0]</u>. <u>FLL\_FRAC REG0x05[15:0]</u> is an integer (i.e. <u>FLL\_FRAC REG0x05[15:0]</u> = 0). In this case, the fractional mode can be turned off by disabling register setting <u>FLL6.SDM\_EN REG0x09[14]</u>.

#### **Application Notes:**

- FLL4.FLL CLK\_REF\_DIV REG0X07[11:10] can be used to reduce the reference frequency for SYSMCLK by dividing the input by 1, 2, 4, or 8. Use this to ensure the reference clock frequency is less than or equal to 13.5MHz.
- FLL3.GAIN\_ERR REG0X06[14:12] and FLL5.FLL\_CLK\_REF\_DIV\_4CHK REG0X07[14:12] are used to control the gain and resolution, respectively. It is recommended that the default settings are used for these parameters.
- FDCO must be within the 90MHz 100MHz or the FFL cannot be guaranteed across the full range of operation.
- FLL2.FLL\_FRAC REG0X05[15:0] must be set to 0 for low power mode.
- FLL6.SDM\_EN REG0X09[14] to create decimal part of frequency, if (DCO frequency)/(FLL input reference frequency) is not a integer. If the ratio is integer, it still can be on for lower noise output but higher power consumption.
- When FLL uses free running mode, chip needs to be set as a master in <u>PCM\_CTRL1</u> <u>REG0X11[3]=1</u>
- Set <u>FLL6.CHB\_FILTER\_EN REG0X08[14]</u> = '1' to enable FLL Loop Filter. Select filter clock source by <u>FLL6.CHB\_FILTER\_EN REG0X08[13]</u>. Select DCO input by <u>FLL6.FILTER\_SW\_REG0X08[12]</u>. <u>FLL6.CUTOFF500 REG0X09[13]</u> & <u>FLL6.CUTOFF600 REG0X09[12]</u> can be used to define FLL cuttoff frequency at 500KHz or 600KHz. 500KHz will provide the best FLL performance but consume more power.



set <u>FLL6.FLL\_FLTR\_DITHER\_SEL REG0X09[7:6]</u> = '01' or '10' or '11' as 1LSB / 2LSB / 3LSB random bits to Randomize the number of Filter Output Bits to average out output noise. If '00', there is no dither.

### 5 Control Interfaces

#### 5.1 Selection of Control Mode

The NAU85L40B features include a serial control bus that provides access to all of the device control registers. This bus may be configured either as a 2-wire interface that is interoperable with industry standard implementations of the I2C serial bus, or as a 3-wire bus compatible with commonly used industry implementations of the SPI (Serial Peripheral Interface) bus.

Mode selection is accomplished by means of combination of the MODE control logic pin and <a href="MISC\_CTRL.SPI3\_EN Reg0x51[15]">MISC\_CTRL.SPI3\_EN Reg0x51[15]</a>. The following table shows the three functionally different modes that are supported.

| MODE Pin | SPI3 EN<br>Reg0x51[15] | Description                               |
|----------|------------------------|-------------------------------------------|
| 1        | Х                      | 2-Wire Interface, Read/Write operation    |
| 0        | 0                      | SPI Interface 3-Wire Write-only operation |

Table 8: Control Interface Selection

The timing in all three bus configurations is fully static resulting in good compatibility with standard bus interfaces and software simulated buses. A software simulated bus can be very simple and low cost, such as by utilizing general purpose I/O pins on the host controller and software "bit banging" techniques to create the required timing.

### 5.2 2-Wire-Serial Control Mode (I<sup>2</sup>C Style Interface)

The 2-wire bus is a bidirectional serial bus protocol. This protocol defines any device that sends data onto the bus as a transmitter (or master), and the receiving device as the receiver (or slave). The NAU85L40B can function only as a slave device when in the 2-wire interface configuration.

#### **5.3 2-Wire Protocol Convention**

All 2-Wire interface operations must begin with a START condition, which is a HIGH-to-LOW transition of SDIO while SCLK is HIGH. All 2-Wire interface operations are terminated by a STOP condition, which is a LOW to HIGH transition of SDIO while SCLK is HIGH. A STOP condition at the end of a read or write operation places the device in a standby mode.

An acknowledge (ACK), is a software convention used to indicate a successful data transfer. To allow for the ACK response, the transmitting device releases the SDIO bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDIO line LOW to acknowledge the reception of the eight bits of data.

Following a START condition, the master must output a device address byte. This consists of a 7-bit device address, and the LSB of the device address byte is the R/W (Read/Write) control bit. When R/W=1, this indicates the master is initiating a read operation from the slave device, and when R/W=0, the master is initiating a write operation to the slave device. If the device address matches the address of the slave device, the slave will output an ACK during the period when the master allows for the ACK signal.









Figure 12: Valid START Condition

Figure 13: Valid Acknowledge

Figure 14: Valid STOP Condition

| Device<br>Addres | R/W | csb | 0   | 1   | 1   | 1   | 0   | 0   |
|------------------|-----|-----|-----|-----|-----|-----|-----|-----|
| Byte             |     |     |     |     |     |     |     | l.  |
| Contro           | A8  | A9  | A10 | A11 | A12 | A13 | A14 | A15 |
| Addre            |     |     |     |     |     |     |     |     |
| Bytes            | A0  | A1  | A2  | A3  | A4  | A5  | A6  | A7  |
|                  |     |     |     |     |     |     |     |     |
| Data             | D8  | D9  | D10 | D11 | D12 | D13 | D14 | D15 |
| Bytes            |     |     |     |     |     |     |     |     |
| Dytes            | D0  | D1  | D2  | D3  | D4  | D5  | D6  | D7  |

Figure 15: Slave Address Byte, Control Address Bytes, and Data Byte Order

### 5.4 2-Wire Write Operation

A Write operation consists of a three-byte instruction followed by one or more Data Bytes. A Write operation requires a START condition, followed by a valid device address byte with R/W=0, a valid control address byte, data byte(s), and a STOP condition.

The Device Address of the NAU85L40B is either 0x1C (CSB=0) or 0x1D (CSB=1). In I2C mode the CSB pin will set the LSB of the Slave Address. If the Device Address matches this value, the NAU85L40B will respond with the expected ACK signaling as it accepts the data being transmitted to it.



Figure 16: Byte Write Sequence

# 5.5 2-Wire Read Operation

A Read operation consists of a three-byte Write instruction followed by a Read instruction of one or more data bytes. The bus master initiates the operation issuing the following sequence: a START condition, device address byte with the R/W bit set to "0", and a Control Register Address byte. This indicates to the slave device which of its control registers is to be accessed.

If the device address matches this value, the NAU85L40B will respond with the expected ACK signaling as it accepts the Control Register Address being transmitted into it. After this, the master transmits a second START condition, and a second instantiation of the same device address, but now with R/W=1.



After again recognizing its device address, the NAU85L40B transmits an ACK, followed by a two byte value containing the 16 bits of data from the selected control register inside the NAU85L40B.

During this phase, the master generates the ACK signaling with each byte transferred from the NAU85L40B. If there is no STOP signal from the master, the NAU85L40B will internally auto-increment the target Control Register Address and then output the two data bytes for this next register in the sequence.

This process will continue as long as the master continues to issue ACK signaling. If the Control Register Address being indexed inside the NAU85L40B reaches the value 0xFFFF (hexadecimal) and the value for this register is output, the index will roll over to 0x0000. The data bytes will continue to be output until the master terminates the read operation by issuing a STOP condition.



Figure 17: Read Sequence

### 5.6 Digital Serial Interface Timing



Figure 18: Two-Wire Control Mode Timing

| Symbol             | Description                                                                          | min   | typ | max | unit |
|--------------------|--------------------------------------------------------------------------------------|-------|-----|-----|------|
| Тѕтан              | SDIO falling edge to SCLK falling edge hold timing in START / Repeat START condition | 600   | -   | -   | ns   |
| T <sub>STAS</sub>  | SCLK rising edge to SDIO falling edge setup timing in Repeat START condition         | 600   | ı   | -   | ns   |
| Тѕтоѕ              | SCLK rising edge to SDIO rising edge setup timing in STOP condition                  | 600   | 1   | -   | ns   |
| T <sub>SCKH</sub>  | SCLK High Pulse Width                                                                | 600   | -   | -   | ns   |
| T <sub>SCKL</sub>  | SCLK Low Pulse Width                                                                 | 1,300 | -   | -   | ns   |
| T <sub>RISE</sub>  | Rise Time for all 2-wire Mode Signals                                                | -     | -   | 300 | ns   |
| T <sub>FALL</sub>  | Fall Time for all 2-wire Mode Signals                                                |       | -   | 300 | ns   |
| T <sub>SDIOS</sub> | SDIO to SCLK Rising Edge DATA Setup Time                                             |       | -   | -   | ns   |
| Tsdioh             | SCLK falling Edge to SDIO DATA Hold Time                                             | 0     | -   | 600 | ns   |



#### 5.7 Software Reset

The entire NAU85L40B and all of its control registers can be reset to default initial conditions by writing any value to <a href="SW RESET Reg0x00">SW RESET Reg0x00</a>, using any of the control interface modes. Writing to any other valid register address terminates the reset condition, but all registers will now be set to their power-on default values.

### 6 Digital Audio Interface

The NAU85L40B can be configured as either the master or the slave, by setting <a href="PCM\_CTRL1.MS">PCM\_CTRL1.MS</a>
<a href="REG0x11[3]">REG0x11[3]</a>, 1 for master mode and 0 for slave mode. By default, the NAU85L40B is in Slave mode. In master mode, NAU85L40B outputs both Frame Sync (FS) and the audio data bit clock (BCLK) which has full control of the data transfer. In the slave mode, an external controller supplies BCLK and FS. Data is latched on the rising edge of BCLK.

In master mode, the BCLK and FS are generated from MCLK according to the clock division specified in PCM CLOCK GENERATION.

There are two data ports DO12 and DO34 used. The DO12 port only supports normal mode. DO34 can be configured in normal mode and TDM mode setting by <a href="PCM\_CTRL4.TDM\_MODE REG0x14[15]">PCM\_CTRL4.TDM\_MODE REG0x14[15]</a>. The DO12/DO34 default setting is normal mode with PCM A format.

When DO12 or DO34 are not driving PCM data, they can be configured to drive a low output, be tri-state, or have a weak pull-up or pull-down. If PCM CTRL1.DO12 DRV REG0x11[14] is set then DO12 will drive an output low when not transmitting data. Likewise PCM\_CTRL2.DRO34\_DRV REG0x12[14] performs the same function for DO34. When DO12\_TRI and DO34\_TRI are set DO12/DO34 will be tri-state when not transmitting. Pull-up or pull-down devices can be added to the DO12/DO34 pins by setting pull enable (DO12\_PE/DO34\_PE) bits and selecting up or down with DO12\_PS/DO34\_PS where 1 = pull-up and 0 = pull-down. This enables user to configure for wired-OR type bus sharing. All of these controls can be found in register PCM CTRL1 REG0x11 and PCM CTRL2 REG0x12.

If PE and PS are both logic=0, DO12/DO34 are high impedance, except when actively transmitting left and right channel audio data. After outputting audio channel data, DO12/DO34 will return to high impedance on the BCLK negative edge during the LSB data period if <a href="PCM\_CTRL1.TRI REG0x11[9]">PCM\_CTRL1.TRI REG0x11[9]</a>, is HIGH, or on the BCLK positive edge of LSB if <a href="PCM\_CTRL1.TRI REG0x11[9]">PCM\_CTRL1.TRI REG0x11[9]</a> is LOW. Tri-stating on the negative edge allows the transmission of data by multiple sources in adjacent timeslots with reduced risk of bus driver contention.

There are six types of data formats in normal mode, which is entered with  $\frac{PCM\_CTRL4.TDM\_MODE}{REG0x14[15]} = 0$ .



| PCM Mode         | PCM_CTRL0. AIFMT REG0x10[1:0] | PCM_CTRL0.<br>LRP<br>REG0x10[6] | PCM_CTRL1. PCM TS EN REG0x11[10] | PCM_CTRL4.TDM_<br>OFFSET_EN<br>REG0x14[14] |
|------------------|-------------------------------|---------------------------------|----------------------------------|--------------------------------------------|
| Right Justified  | 00                            | 0                               | 0                                | 0                                          |
| Left Justified   | 01                            | 0                               | 0                                | 0                                          |
| 128              | 10                            | 0                               | 0                                | 0                                          |
| PCM A            | 11                            | 0                               | 0                                | 0                                          |
| РСМ В            | 11                            | 1                               | 0                                | 0                                          |
| PCM Time<br>Slot | 11                            | Don't care                      | 1                                | 0                                          |

Table 9: Digital Audio Interface Normal Modes

## 6.1 Right-Justified Audio Data

In right-justified mode, the LSB is clocked on the last BCLK rising edge before FS transitions. When FS is HIGH, left channel data is transmitted and when FS is LOW, right channel data is transmitted. This is shown in the figure below where N is the word length.



Figure 19: Right Justified Audio Format

### 6.2 Left-Justified Audio Data

In left-justified mode, the MSB is clocked on the first BCLK rising edge after FS transitions. When FS is HIGH, left channel data is transmitted and when FS is LOW, right channel data is transmitted. This is shown in the figure below.





Figure 20: Left Justified Audio Format

### 6.3 I2S Audio Data Mode

In I2S mode, the MSB is clocked on the second BCLK rising edge after FS transitions. When FS is LOW, left channel data is transmitted and when FS is HIGH, right channel data is transmitted. This is shown in the figure below.



Figure 21: I2S Audio Format

### 6.4 PCM A Audio Data

In the PCM A mode, left channel data is transmitted first followed immediately by right channel data. The left channel MSB is clocked on the second BCLK rising edge after the FS pulse rising edge, and the right channel MSB is clocked on the next SCLK after the left channel LSB. This is shown in the figure below.





Figure 22: PCM A Audio Format

#### 6.5 PCM B Audio Data

In the PCM B mode, left channel data is transmitted first followed immediately by right channel data. The left channel MSB is clocked on the first BCLK rising edge after the FS pulse rising edge, and the right channel MSB is clocked on the next SCLK after the left channel LSB. This is shown in the figure below.



Figure 23: PCM B Audio Format

### 6.6 PCM Time Slot Audio Data

The PCM time slot mode is used to delay the time at ADC data are clocked. This increases the flexibility of the NAU85L40B to be used in a wide range of system designs. One key application of this feature is to enable multiple NAU85L40B or other devices to share the audio data bus, thus enabling more than two channels of audio. This feature may also be used to swap left and right channel data, or to cause both the left and right channels to use the same data.

Normally, the ADC data are clocked immediately after the Frame Sync (FS). In the PCM time slot mode, the audio data are delayed by a delay count specified in the device control registers. The left channel MSB is clocked on the BCLK rising edge defined by the delay count set in <a href="PCM\_CTRL2.TSLOT\_L">PCM\_CTRL2.TSLOT\_L</a>
REG0x12[9:0]. The right channel MSB is clocked on the BCLK rising edge defined by the delay count set in <a href="PCM\_CTRL3.TSLOT\_R REG0x13">PCM\_CTRL3.TSLOT\_R REG0x13</a>[9:0].





Figure 24: PCM Time Slot Audio Format

There are six types of data formats in TDM mode, entered by setting TDM\_MODE, <a href="PCM\_CTRL4.TDM\_MODE REG0x14[15]">PCM\_CTRL4.TDM\_MODE REG0x14[15]</a> = 1.

| PCM Mode         | PCM_CTRL0. AIFMT REG0x10[1:0] | PCM_CTRL0.<br>LRP<br>REG0x10[6] | PCM_CTRL1. PCM TS EN REG0x11[10] | PCM_CTRL4.TDM_<br>OFFSET_EN<br>REG0x14[14] |
|------------------|-------------------------------|---------------------------------|----------------------------------|--------------------------------------------|
| Right Justified  | 00                            | 0                               | 0                                | 0                                          |
| Left Justified   | 01                            | 0                               | 0                                | 0                                          |
| I2S              | 10                            | 0                               | 0                                | 0                                          |
| PCM A            | 11                            | 0                               | 0                                | 0                                          |
| РСМ В            | 11                            | 1                               | 0                                | 0                                          |
| PCM Time<br>Slot | 11                            | Don't care                      | 0                                | 1                                          |

Table 10: Digital Audio Interface TDM Modes.



### 6.7 AUDIO INTERFACE TIMING DIAGRAM

I2S timing diagram shows the audio timing diagram among BCLK, FS, DACIN, and ADCOUT. For NAU85L40B, the timing parameters are shown in <a href="#">TABLE 11:AUDIO INTERFACE TIMING PARAMETERS</a>

### 6.7.1 AUDIO INTERFACE IN SLAVE MODE



Figure 25: Audio Interface Slave Mode Timing Diagram



### 6.7.2 AUDIO INTERFACE IN MASTER MODE



Figure 25: Audio Interface in Master Mode Timing Diagram

# 6.7.3 PCM AUDIO INTERFACE IN SLAVE MODE (PCM Audo Data)



Figure 26:PCM Audio Interface Slave Mode Timing Diagram



### 6.7.4 PCM AUDIO INTERFACE IN MASTER MODE



Figure 28:PCM AUDIO Interface Master Mode Timing Diagram

### 6.7.5 PCM AUDIO INTERFACE IN SLAVE MODE (PCM Time Slot Mode)



Figure 29:PCM Audio Interface Slave Mode (PCM Time Slot Mode)



## 6.7.6 PCM AUDIO INTERFACE IN MASTER MODE (PCM Time Slot Mode)



Figure 27:PCM <u>Audio Interface Master Mode (PCM Time Slot Mode )Timing Diagram</u>



### 6.7.7 AUDIO Timing Parameter

| SYMBOL            | DESCRIPTION                                     | MIN | TYP | MAX                   | UNIT |
|-------------------|-------------------------------------------------|-----|-----|-----------------------|------|
| Твск              | BCLK Cycle Time in Slave Mode                   | 50  |     |                       | ns   |
| Твскн             | BCLK High Pulse Width in Slave Mode             | 20  |     |                       | ns   |
| T <sub>BCKL</sub> | BCLK Low Pulse Width in Slave Mode              | 20  |     |                       | ns   |
| T <sub>FSS</sub>  | FS to BCLK Rising Edge Setup Time in Slave Mode | 20  |     |                       | ns   |
| T <sub>FSH</sub>  | BCLK Rising Edge to FS Hold Time in Slave Mode  | 20  |     |                       | ns   |
| T <sub>RISE</sub> | Rise Time for All Audio Interface Signals       |     |     | 0.135T <sub>BCK</sub> | ns   |
| T <sub>FALL</sub> | Fall Time for All Audio Interface Signals       |     |     | 0.135Твск             | ns   |
| T <sub>DIS</sub>  | ADCIN to BCLK Rising Edge Setup Time            | 15  |     |                       | ns   |
| T <sub>DIH</sub>  | BCLK Rising Edge to ADCIN Hold Time             | 15  | -   | -                     | ns   |
| T <sub>DOD</sub>  | BCLK Falling Edge to DACOUT Delay Time          |     | -   | 10                    | ns   |

Table 11:AUDIO Interface Timing Parameters (Slave Mode)

| Symbol           | Description                                       | min | typ | max | unit |
|------------------|---------------------------------------------------|-----|-----|-----|------|
| T <sub>FSD</sub> | BCLK Falling Edge to FS Delay Time in Master Mode | -   | -   | 10  | ns   |
| T <sub>DIS</sub> | ADCIN to BCLK Rising Edge Setup Time              | 15  | -   | -   | ns   |
| T <sub>DIH</sub> | BCLK Rising Edge to ADCIN Hold Time               | 15  | -   | -   | ns   |
| $T_DOD$          | BCLK Falling Edge to DACOUT Delay Time            | -   | -   | 10  | ns   |

Table 12: AUDIO Interface Timing Parameters(Master Mode)

### 6.8 TDM Right Justified Audio Data

In right justified mode, the LSB is clocked on the last BCLK rising edge before FS transitions. When FS is HIGH, channel 1 then channel 3 data is transmitted and when FS is LOW, channel 2 then channel 4 data is transmitted. This is shown in the figure below.





Figure 31: TDM Right Justified Audio Format

## 6.9 TDM Left Justified Audio Data

In left justified mode, the MSB is clocked on the first BCLK rising edge after FS transitions. When FS is HIGH, channel 1 then channel 3 data is transmitted and when FS is LOW, channel 2 then channel 4 channel data is transmitted. This is shown in the figure below.



Figure 32: TDM Left Justified Audio Format

### 6.10 TDM I2S Audio Data

In I2S mode, the MSB is clocked on the second BCLK rising edge after FS transitions. When FS is LOW, channel 1 then channel 3 channel data is transmitted and when FS is HIGH, channel 2 then channel 4 channel data is transmitted. This is shown in the figure below.





Figure 33: TDM I2S Audio Format

#### 6.11 TDM PCM A Audio Data

In the PCM A mode, channel 1 data is transmitted first followed sequentially by channel 2, 3, and 4 immediately after. The channel 1 MSB is clocked on the second BCLK rising edge after the FS pulse rising edge, and the subsequent channel's MSB is clocked on the next BCLK after the previous channel's LSB. This is shown in the figure below.



Figure 34: TDM PCM A Audio Format

#### 6.12 TDM PCM B Audio Data

In the PCM B mode, channel 1 data is transmitted first followed sequentially by channel 2, 3, and 4 immediately after. The channel 1 MSB is clocked on the first BCLK rising edge after the FS pulse rising edge, and the subsequent channel's MSB is clocked on the next BCLK after the previous channel's LSB. This is shown in the figure below.





Figure 35: TDM PCM B Audio Format

#### 6.13 TDM PCM Offset Audio Data

The PCM offset mode is used to delay the time at which the ADC data is clocked. This increases the flexibility of the NAU85L40B to be used in a wide range of system designs. One key application of this feature is to enable multiple NAU85L40B or other devices to share the audio data bus, thus enabling more than four channels of audio. This feature may also be used to swap channel data, or to cause multiple channels to use the same data.

Normally, the ADC data are clocked immediately after the Frame Sync (FS). In this mode audio data is delayed by a delay count specified in the device control registers. The channel 1 MSB is clocked on the BCLK rising edge defined by the delay count set in <a href="PCM\_CTRL2.TSLOT\_L REG0x12[9:0]">PCM\_CTRL2.TSLOT\_L REG0x12[9:0]</a>. The subsequent channel's MSB is clocked on the next BCLK after the previous channel's LSB. This can be seen in the figure below.



Figure 36: TDM PCM Offset Audio Format

#### Application Notes:

• When using <u>PCM\_CTRL2.TSLOT\_L\_REG0x12[9:01</u> for time\_slot shift in TDM mode, the four channels will shift together for the same chip. The shift number should be N\* Word Lenghth +1, and available channels should be > N+4, where N is desired channel width shift.



# 7 Register Map

|             | 8 1              |
|-------------|------------------|
| REG         | Function         |
| 0           | SW_RESET         |
| 1           | POWER_MANAGEMENT |
| 2           | CLOCK CTRL       |
| 3           | CLOCK_SRC        |
| 3<br>4<br>5 | FLL1             |
|             | FLL2             |
| 6           | FLL3             |
| 7           | FLL4             |
| 8           | FLL5             |
| 9           | FLL6             |
| Α           | FLL VCO RSV      |
| 10          | PCM CTRL0        |
| 11          | PCM_CTRL1        |
| 12          | PCM_CTRL2        |
| 13          | PCM CTRL3        |
| 14          | PCM_CTRL4        |
| 20          | ALC_CONTROL_1    |
| 21          | ALC CONTROL 2    |
| 22          | ALC CONTROL 3    |
| 23          | ALC CONTROL 4    |
| 24          | ALC CONTROL 5    |
| 2D          | ALC GAIN CH12    |
| 2E          | ALC GAIN CH34    |
| 2F          | ALC_STATUS       |
| 30          | NOTCH_FIL1_CH1   |
| 31          | NOTCH FIL2 CH1   |
| 32          | NOTCH_FIL1_CH2   |
| 33          | NOTCH FIL2 CH2   |
| 34          | NOTCH FIL1 CH3   |
| 35          | NOTCH FIL2 CH3   |
| 36          | NOTCH FIL1 CH4   |
| 37          | NOTCH_FIL2_CH4   |
| 38          | HPF FILTER CH12  |

| REG | Function         |
|-----|------------------|
| 39  | HPF FILTER CH34  |
| 3A  | ADC_SAMPLE_RATE  |
| 40  | DIGITAL GAIN CH1 |
| 41  | DIGITAL_GAIN_CH2 |
| 42  | DIGITAL GAIN CH3 |
| 43  | DIGITAL GAIN CH4 |
| 44  | DIGITAL_MUX      |
| 48  | P2P CH1          |
| 49  | P2P_CH2          |
| 4A  | P2P CH3          |
| 4B  | P2P_CH4          |
| 4C  | PEAK CH1         |
| 4D  | PEAK_CH2         |
| 4E  | PEAK_CH3         |
| 4F  | PEAK CH4         |
| 50  | GPIO CTRL        |
| 51  | MISC_CTRL        |
| 52  | I2C CTRL         |
| 58  | I2C DEVICE ID    |
| 5A  | <u>RST</u>       |
| 60  | VMID CTRL        |
| 61  | MUTE             |
| 64  | ANALOG ADC1      |
| 65  | ANALOG_ADC2      |
| 66  | ANALOG PWR       |
| 67  | MIC BIAS         |
| 68  | REFERENCE        |
| 69  | FEPGA1           |
| 6A  | FEPGA2           |
| 6B  | FEPGA3           |
| 6C  | FEPGA4           |
| 6D  | PWR              |



| R      |                |                     |   |   |   |   |   |   |   | В | it |   |   |   |   |   |   |   |                                                                                                                                                                                                                           |
|--------|----------------|---------------------|---|---|---|---|---|---|---|---|----|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E<br>G | Function       | Name                | 1 | 1 | 1 | 1 | 1 | 1 |   |   |    |   |   |   |   |   |   |   | Description                                                                                                                                                                                                               |
|        |                |                     | 5 | 4 | 3 | 2 | 1 | 0 | 9 | 8 | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |                                                                                                                                                                                                                           |
| 0      | SW_RES<br>ET   | SW_RESET<br>Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Software reset register. Resets chip to POR state.  0x0000                                                                                                                                                                |
|        |                | ADC4_EN             |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Channel 4 analog-to-digital converter power control 0 = ADC4 stage OFF 1 = Enabled                                                                                                                                        |
|        | POWER_         | ADC3_EN             |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Channel 3 analog-to-digital converter power control 0 = ADC3 stage OFF 1 = Enabled                                                                                                                                        |
| 1      | MANAGE<br>MENT | ADC2_EN             |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Channel 2 analog-to-digital converter power control 0 = ADC2 stage OFF 1 = Enabled                                                                                                                                        |
|        |                | ADC1_EN             |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Channel 1 analog-to-digital converter power control 0 = ADC1 stage OFF 1 = Enabled                                                                                                                                        |
|        |                | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                                                                                                                                                           |
| 2      | CLOCK_C<br>TRL | CLK_ALC_S<br>LOW_EN |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Enable ALC slow clock (only works with CLK_ALC_EN)  0 = Disable  1 = Enable                                                                                                                                               |
|        |                | CLK_ALC_E<br>N      |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Enable ALC clock 0 = Disable 1 = Enable                                                                                                                                                                                   |
|        |                | CLK_I2S_G<br>EN_EN  |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Enable I2S/PCM clock 0 = Disable 1 = Enable                                                                                                                                                                               |
|        |                | CLK_ADC_P<br>OL     |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | ADC Clock Polarity 0 = Pass through 1 = Invert                                                                                                                                                                            |
|        |                | MCLKO_PS            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | MCLKO_PS: =1 Selects the MCLKO pin pull-up. '0' selects the MCLKO pin pull-down                                                                                                                                           |
|        |                | MCLKO_PE            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | MCLKO_PE: = 1 Turns on the MCLKO pin pull-up/down                                                                                                                                                                         |
|        |                | MCLKO_TRI           |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | MCLKO_TRI =1 Turns of clock output driver on MCLKO pin and sets MCLKO pin in tri-state condition.                                                                                                                         |
|        |                | ADC_DSP_<br>EN      |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | enable for ADC DSP path for high pass, ALC, and notch filter                                                                                                                                                              |
|        |                | Default             | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                                                                                                                                                           |
|        |                | SYSCLK_S<br>RC      |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Master System Clock Source 0 = MCLKI pin 1 = FLL VCO/2 as source                                                                                                                                                          |
|        |                | CLK_CODE<br>C_SRC   |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | CODEC Clock Source 0 = Internal MCLK (MCLK_SRC output) 1 = SYSCLK (SYSCLK_SRC output)                                                                                                                                     |
|        |                | CLK_GPIO_<br>SRC    |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | MCLK Scaling for GPIO clock divider 00 = Divide by 8 01 = MCLK 10 = Divide by 2 11 = Divide by 4                                                                                                                          |
| 3      | CLOCK_S<br>RC  | CLK_ADC_S<br>RC     |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | ADC Clock Source 00 = Pass through 01 = Divide by 2 10 = Divide by 4 11 = Divide by 8                                                                                                                                     |
|        |                | MCLK_SRC            |   |   |   |   |   |   |   |   |    |   |   |   |   |   |   |   | Master Clock (MCLK) Source  0000 = Pass through 0010 = Divide by 2 0100 = Divide by 8 0101 = Divide by 16 0110 = Divide by 32 0111 = Divide by 3 1001 = Invert 1010 = Divide by 6 1011 = Divide by 12 1100 = Divide by 24 |
|        |                | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1011 = Divide by 12                                                                                                                                                                                                       |



|   |       | FLLISELDA                    |      |   |   |   | 1 | 1 |   |   |   |   |   |   |   |   |   |   | Recommended default 000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---|-------|------------------------------|------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |       | C                            |      |   |   |   | _ | _ |   |   |   |   | L |   |   | L |   |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|   |       | ICTRL_LAT<br>CH              |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL DSP speed capability control. When FLL running at high frequency with long decimal number, DSP needs to operate at high speed. By adjusting ICTRL_LATCH, FLL DSP can optimize between performance and power consumption (111 has highest power consumption for FLL DSP.) On the other hand, (DCO frequency)/(FLL input reference frequency)=integer, default setting can be used to reduce power. The strength of This register is using thermometer coding.  000 = Default 001 = 1x 010 = 1.5x 011 = 2x 110 = 2.5x 111 = 3x                                                          |
| 4 | FLL1  | ICTRL_V2I                    |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Amplifier Half Bias-Current Selector Amp bias current must be reduced to 50% of its nominal value 00 = No Power Reduction 01 = Half Bias Current on FLL_BIAS_AMP2X 10 = Half Bias Current on FLL_BIAS_AMP 11 = Half Current on Both Amps                                                                                                                                                                                                                                                                                                                                                  |
|   |       | FLL_LOCK_<br>BP              |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Manually force FLL to lock.  0 = Default setting 1 = Force lock enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|   |       | FLL_RATIO<br>[6:0]           |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0000001 = for input clock frequency >= 512Khz,<br>0000010 = for input clock frequency >= 256Khz<br>0000100 = for input clock frequency >= 128Khz<br>0001000 = for input clock frequency >= 64Khz<br>0010000 = for input clock frequency >= 32Khz<br>0100000 = for input clock frequency >= 8Khz<br>1000000 = for input clock frequency >= 4Khz                                                                                                                                                                                                                                            |
|   |       | Default                      | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0x0001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5 | FLL2  | FLL_FRAC                     | لِيا |   | Ţ | إ |   |   |   | Ļ |   |   | ļ |   |   | Ĺ | Ļ |   | FLL 16-bit fractional input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| إ |       | Default                      | 0    | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0x3126                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 6 | FLL3  | GAIN_ERR                     |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL Gain Error correction threshold setting; the threshold is comparison between DCO and target frequency.1111 has the most accurate DCO to target frequency. However, the gain error setting conditionally and inversely depends on FLL input reference clock rate. Higher FLL reference input frequency can only set lower gain error, such as 0000 for input reference from MCLK=12.288MHz. On the other side, if FLL reference input is from Frame sync, 48KHz, higher error gain can apply such as 1111.  000 = recommended 001 = x2 010 = x4 011 = x8 100 = x16 101 = x32 110 = x64 |
|   |       | FLL_CLK_R<br>EF_SRC          |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL Reference CLK Source Select 00 & 01 = MCLK Pin 10 = BCLK Pin 11 = FS Pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|   |       | FLL_INTEG<br>ER              |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 10-bit integer DCO output frequency divider for FLL filter clock: the value is in orders of 2. When 0x8[13]=1, it selects DCO clock as FLL filter clock. The filter clock rate needs to be less than 1Mhz. With setting proper value, filter clock can be divided down from DCO clock. For example, DCO runs at 96Mhz, by setting value 0x60=96, filter clock becomes 1Mhz                                                                                                                                                                                                                |
|   |       | Default                      | 0    | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0x0008                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7 | FLL4  | FLL_CLK_R<br>EF_DIV_4C<br>HK |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Reserved           FLL Clock Reference divider for accurate lock detection           000 = recommended         001 = div by 2           010 = div by 4         011 = div by 8           100 = div by 16         101 = div by 32                                                                                                                                                                                                                                                                                                                                                           |
|   | 1 224 | FLL_CLK_R<br>EF_DIV          |      |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL pre-scalar 00 = Divide by 1 01 = Divide by 2 10 = Divide by 4 11 = Divide by 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



|   |         | FLL_N2            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL 10-bit integer VCO divider for FLL Filter Clock                                                                                                                                                                                                                |
|---|---------|-------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |         | Default           | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x0010                                                                                                                                                                                                                                                             |
|   |         | PD_DACICT<br>RL   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 = Disable the drive strength control block of FLL DAC 1 = Enable the drive strength control block of FLL DAC FLL Loop Filter enable to reduce FLL output noise.                                                                                                  |
|   |         | CHB_FILTE<br>R_EN |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | especially, (DCO frequency)/(FLL input reference frequency) is not a integer  1 = Enable; if enable, two different loop bandwidth can select from 0x9[13:12]  0 = Disable                                                                                          |
| 8 | FLL5    | CLK_FILTE<br>R_SW |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Select filter clock source selection  1 = Select Divided VCO Clock based on Reg.FLL_N2  0 = Select REFCLK                                                                                                                                                          |
|   |         | FILTER_SW         |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | DCO input selection  1 = Select unfiltered output  0 = Select filter output for lower noise performance                                                                                                                                                            |
|   |         |                   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Set FLL Lock-In Length Sets the time that FLL must stay within the lock-in range before lock signal goes HIGH                                                                                                                                                      |
|   |         | Default           | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0xC000                                                                                                                                                                                                                                                             |
|   |         | DCO_EN            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL Free-Running Mode Enable 1 = Enable 0 = Disable Need to enable for FLL Free Running Mode                                                                                                                                                                       |
|   |         | SDM_EN            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL Sigma Delta Modulator Enable to create decimal part of frequency, if (DCO frequency)/(FLL input reference frequency) is not a integer . If the ratio is integer, it still can be on for lower noise output but higher power consumption 1 = Enable 0 = Disable |
| 9 | FLL6    | CUTOFF500         |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL 500 Khz Cutoff Frequency Enable If 0x8[14]=1, it sets loop filter cutoff frequency at 600Khz. It will give the best FLL performance with highest power consumption 1 = Enable 0 = Disable                                                                      |
|   |         | CUTOFF600         |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL 600 Khz Cutoff Frequency Enable If 0x8[14]=1, it sets loop filter cutoff frequency at 600Khz. It will give a moderate FLL performance with moderate power consumption 1 = Enable 0 = Disable                                                                   |
|   |         | DLR               |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | FLL dynamic lock range. 0000 = recommended                                                                                                                                                                                                                         |
|   |         | Default           | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x6000                                                                                                                                                                                                                                                             |
| Α | FLL_VCO | DOUT2VCO<br>RSV   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Set the FLL DCO frequency in free-running mode.                                                                                                                                                                                                                    |
| ^ | _RSV    |                   | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0xF13C                                                                                                                                                                                                                                                             |



|     |               | ADCCM         |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | ADC companding mode control 00 = Off (normal linear operation) 01 = Reserved 10 = u-law companding 11 = A-law companding                                                            |
|-----|---------------|---------------|---|---|---|---|---|----|---|---|---|---|---|---|---|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | CMB8          |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | 8-bit word enable for companding mode of operation 0 = Normal operation (no companding) 1 = 8-bit operation for companding mode                                                     |
|     |               | UA_OFF        |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | Companding Offset Mode.                                                                                                                                                             |
|     |               | ВСР           |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | Bit clock phase inversion option for BCLK  0 = Normal phase  1 = Input logic sense inverter                                                                                         |
| 1 0 | PCM_CT<br>RL0 | LRP           |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | Phase control for I2S audio data bus interface 0 = Normal phase operation 1 = Inverted phase operation                                                                              |
|     |               | LRP           |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | PCMA and PCMB left/right word order control 0 = MSB is valid on 2nd rising edge of BCLK after rising edge of FS 1 = MSB is valid on 1st rising edge of BCLK after rising edge of FS |
|     |               | WLEN          |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | Word length (24-bits default) of audio data stream 00 = 16-bit word length 01 = 20-bit word length 10 = 24-bit word length 11 = 32-bit word length                                  |
|     |               | AIFMT         |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | Audio interface data format (default setting is I2S)  00 = Right justified  01 = Left justified  10 = Standard I2S format  11 = PCMA or PCMB audio data format option               |
|     |               | Default       | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0x000B                                                                                                                                                                              |
|     |               | DO12_TRI      |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | ADCDO12 tri state 0 = Normal mode (Check DO12_OE) 1 = Output high Z (DO12 pad output disable)                                                                                       |
|     |               | DO12_DRV      |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | ADCDO12 drive enable 0 = Normal mode (check DO12_TRI) 1 = Always out                                                                                                                |
|     |               | LRC_DIV       |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | LRC DIVIDE Coefficient Setting<br>00 = BCLK/2^8 (256)<br>01 = BCLK/2^7 (128)<br>10 = BCLK/2^6 (64)<br>11 = BCLK/2^5 (32)                                                            |
|     |               | PCM_TS_E<br>N |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | Normal mode(not TDM mode)  1 = Time slot function enable for PCM mode  0 = Only PCM_A_MODE or PCM_B_MODE(STEREO Only) can be used when PCM Mode is selected                         |
|     |               | TRI           |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | normal mode for ADCDAT12 and ADCDAT34<br>1 = Tri-State the 2nd half of LSB<br>0 = Drive the full Clock of LSB                                                                       |
| 1   | PCM_CT        | PCM8_BIT      |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | 1 = Select 8-bit word length<br>0 = Use WLEN to select Word Length                                                                                                                  |
| 1   | RL1           | DO12_PE       |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | ADCDO12 pin pull-enable Enable (When DO12_TRI=0, set ADCDO12 output pull condition.)  1 = Enable  0 = Disable                                                                       |
|     |               | DO12_PS       |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | ADCDO12 pin pull Up/Down Enable (After DO12_PE=1) 1 = Pull Up 0 = Pull Down                                                                                                         |
|     |               | DO12_OE       |   |   |   |   |   |    |   |   |   |   |   |   | L |   |   |   | 0 = ADCDO12 is not always out (when no data out,<br>ADCDO12 pin becomes high Z)<br>1 = ADCDO12 always out                                                                           |
|     |               | MS            |   |   |   |   |   |    |   |   |   |   |   |   |   | L |   |   | Master Mode Enable 0 = Slave Mode 1 = Master Mode                                                                                                                                   |
|     |               | BCLKDIV       |   |   |   |   |   |    |   |   |   |   |   |   |   |   |   |   | BCLK DIVIDE Coefficient Setting BCLK=MCLK/BCLKDIV<br>000 = No Divide<br>001 = Divided 2<br>010 = Divided 4<br>011 = Divided 8<br>100 = Divided 16<br>101 = Divided 32               |
|     |               | Default       | 0 | 0 | 0 | 0 | 0 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |                                                                                                                                                                                     |
|     | I             | DO34_TRI      |   |   | ĺ | l | ı | ĺ. | I | ı | 1 | l | ĺ | Ī | 1 | 1 | Ī | 1 | ADCDO34 tri state                                                                                                                                                                   |



|     |               |                                                                                                                                                              |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 0 = Normal mode (Check DO34_OE)<br>1 = Output high Z (DO34 pad output disable)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----------|---|---|---|---|---|---|---|---|---|---|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |               | DO34_DRV                                                                                                                                                     |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | ADCDO34 drive enable 0 = Normal mode (check DO34_TRI) 1 = Always out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |               | DO34_PE                                                                                                                                                      |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | ADCDO34 pin pull-enable Enable (When DO34_TRI=0, set ADCDO34 output pull condition.)  1 = Enable 0 = Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | PCM_CT        | DO34_PS                                                                                                                                                      |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | ADCDO34 pin pull Up/Down Enable (After DO34_PE=1) 1 = Pull Up 0 = Pull Down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2   | RL2           | DO34_OE                                                                                                                                                      |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 0 = ADCDO34 is not always out (when no data out,<br>ADCDO34 pin becomes high Z)<br>1 = ADCDO34 always out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |               | TSLOT_L                                                                                                                                                      |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | ADC1, ADC3 PCM time slot start value when PCM TS EN =1, both TSLOT_L0 and TSLOT_R0 need to set different values: N*WordLength+1 Or PCM TDM Offset Mode Slot start value when in PCM CTRL4 both TDM and PCM OFFSET MODE CTRL both are 1 Shift value= N*WordLength+1. 4 channels will shift together and need have enough channels available > 4 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |               | Default                                                                                                                                                      | 0 | 0 | 0 | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |               | FS_ERR_C<br>MP_SE                                                                                                                                            |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | Triggers short Frame Sync signal if Frame Sync is less than 00 = 255*MCLK 01 = 253*MCLK 10 = 254*MCLK 11 = 255*MCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1   | PCM_CT<br>RL3 | DIS_FS                                                                                                                                                       |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 0 = Enable short frame sync detection logic<br>1 = Disable short frame sync detection logic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3   | KL3           | TSLOT_R                                                                                                                                                      |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | ADC2, ADC4 output channel PCM time slot start value when PCM_TS_EN =1 both TSLOT_L0 and TSLOT_R0 need to set different values: N*WordLength+1 And unused for PCM TDM Offset Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |               | Default                                                                                                                                                      | 0 | 0 | 0 | 0        | _ | 0 | 0 | 0 | - |   | _ | _ |   | 0 | _ | 0 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |               |                                                                                                                                                              | _ | · | · | v        | U | · | ۰ | ١ | ١ | ۰ | U | U | υ | U | v | U | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |               | TDM_MODE                                                                                                                                                     |   |   |   | <u> </u> |   |   |   |   |   |   |   | 0 |   |   |   | - | 1 = TDM mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1   | PCM CT        | TDM_OFFS                                                                                                                                                     |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode<br>0 = Normal mode<br>PCM Time slots under TDM mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1 4 | PCM_CT<br>RL4 |                                                                                                                                                              |   |   |   |          |   |   |   |   |   |   |   | U |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |               | TDM_OFFS<br>ET_EN                                                                                                                                            | 0 |   |   |          | 0 |   |   |   |   |   |   |   |   |   |   | 0 | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |               | TDM_OFFS<br>ET_EN<br>ADC_TXEN<br>Default                                                                                                                     |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |               | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]                                                                                               |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |               | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved                                                                                     |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000 0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively.                                                                                                                                                                                                                                                                                                                                                      |
| 2   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE T_HOLD                                                                   |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011= Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay                                                                                                                                                                                                                                                         |
| 4   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE                                                                          |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay 1 = If peak hold is "1" clear peak value 0 = Don't clear                                                                                                                                                                                               |
| 2   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE T_HOLD  ALC_PKDET _CLR  ALC_MODE                                         |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay 1 = If peak hold is "1" clear peak value                                                                                                                                                                                                               |
| 2   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE T_HOLD  ALC_PKDET _CLR  ALC_MODE  ALC_PK_LI M_EN                         |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0 = Disable 0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay 1 = If peak hold is "1" clear peak value 0 = Don't clear 1 = Limiter mode 0 = Normal mode                                                                                                                                                          |
| 2   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE T_HOLD  ALC_PKDET _CLR  ALC_MODE  ALC_PK_LI                              |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay 1 = If peak hold is "1" clear peak value 0 = Don't clear 1 = Limiter mode 0 = Normal mode  0 = Use peak_peak calculation output for noise gate threshold 1 = Use rectified peak detector output for noise gate threshold                               |
| 2   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE T_HOLD  ALC_PKDET _CLR  ALC_MODE  ALC_PK_LII M_EN  ALC_NGSE L  ALC_PKSEL |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel12 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay 1 = If peak hold is "1" clear peak value 0 = Don't clear 1 = Limiter mode 0 = Normal mode                                                                                                                                                              |
| 2   | RL4           | TDM_OFFS ET_EN  ADC_TXEN  Default  ALCTABLES EL  ALC_GRP[2: 0]  reserved  ALC_PK_DE T_HOLD  ALC_PKDET _CLR  ALC_MODE  ALC_PK_LI M_EN  ALC_NGSE L             |   |   |   |          |   |   |   |   |   |   |   |   |   |   |   |   | 1 = TDM mode 0 = Normal mode PCM Time slots under TDM mode 1 = Time slot function enable for PCM mode ADC TX out enable for channel 1,2,3,4 1 = Enable 0 = Disable 0x0000  0 = ALC target range -28.5~ -6dB 1 = ALC target range -22.5~-1.5dB 000=Channel 1234 are independent 001 = Channel 12 as one group, channel 1 as target. Channel34 are independent 010 = Channel 34 grouped, channel 3 as target. Channel34 are independent 011 = Channel 12 as a group; channel34 as a group. Channel 1, 3 is target respectively. 100 = channel 1234 group, channel 1 as target  peak detect hold 1 = Keep peak 0 = Peak decay 1 = If peak hold is "1" clear peak value 0 = Don't clear 1 = Limiter mode 0 = Normal mode  0 = Use peak_peak calculation output for noise gate threshold 1 = Use rectified peak detector output for noise gate threshold 1 = Use peak_peak calculation |



| п   | 1                 |                   | 1 | 1 | 1        | 1 | 1        |   |   |   |   |   |   |   |   |   |   |   | 0040 00-ID                                                                                                                                                                                                                        |
|-----|-------------------|-------------------|---|---|----------|---|----------|---|---|---|---|---|---|---|---|---|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0010 = - 28dB<br>▼                                                                                                                                                                                                                |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | steps = -4.5dB<br>▼                                                                                                                                                                                                               |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1110 = -82dB<br>1111 = -86.5dB                                                                                                                                                                                                    |
|     |                   | Default           | 0 | 0 | 0        | 0 | 0        | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0x0070                                                                                                                                                                                                                            |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Maximum ALC gain setting                                                                                                                                                                                                          |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 000 = -6.75 dB<br>001 = -0.75 dB                                                                                                                                                                                                  |
|     |                   | ALCMAX            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 010 = +5.25 dB<br>011 = +11.25 dB                                                                                                                                                                                                 |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 100 = +17.25 dB<br>101 = +23.25 dB                                                                                                                                                                                                |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 110 = +29.25 dB                                                                                                                                                                                                                   |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 111 = +35.25 dB<br>Minimum ALC gain setting                                                                                                                                                                                       |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 000 = -12 dB<br>001 = -6 dB                                                                                                                                                                                                       |
|     |                   | ALCMIN            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 010 = 0  dB                                                                                                                                                                                                                       |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 011 = +6 dB<br>100 = +12 dB                                                                                                                                                                                                       |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Hold time before ALC automated gain increase<br>0000 = 0.00ms (default)                                                                                                                                                           |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0001 = 2.00ms                                                                                                                                                                                                                     |
|     |                   | ALCHLD            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0010 = 4.00ms<br>▼                                                                                                                                                                                                                |
| 2   | ALC_CON           |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | <ul> <li>time value doubles with each bit value increment</li> </ul> ▼                                                                                                                                                            |
|     | TROL_2            |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1001 = 512ms<br>1010 through 1111 = 1000ms                                                                                                                                                                                        |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | ALC target level                                                                                                                                                                                                                  |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | ALCTABLESEL = 0 1<br>0000 -28.5 dBFS -22.5 dBFS                                                                                                                                                                                   |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0001 -27 dBFS -21 dBFS<br>0010 -25.5 dBFS -19.5 dBFS                                                                                                                                                                              |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0011 -24 dBFS -18 dBFS                                                                                                                                                                                                            |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0101 -21 dBFS -15 dBFS                                                                                                                                                                                                            |
|     |                   | ALCLVL            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 0110 -19.5 dBFS -13.5 dBFS<br>0111 -18 dBFS -12 dBFS                                                                                                                                                                              |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1000 -16.5 dBFS -10.5 dBFS<br>1001 -15 dBFS -9 dBFS                                                                                                                                                                               |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1010 -13.5 dBFS -7.5 dBFS                                                                                                                                                                                                         |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1011 -12 dBFS -6 dBFS<br>1100 -10.5 dBFS -4.5 dBFS                                                                                                                                                                                |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1101 -9 dBFS -3 dBFS<br>1110 -7.5 dBFS -1.5 dBFS                                                                                                                                                                                  |
|     |                   | Default           | 0 |   | _        | _ | 0        | _ | 0 | • | _ | 0 | _ | _ |   |   |   | • | 1111 -6 dBFS -1.5 dBFS<br>0x0000                                                                                                                                                                                                  |
| H   |                   | Default  ALC_CH4E | U | 0 | 0        | U | , U      | U | U | U | 0 | U | U | 0 |   | 0 | 0 | 0 | 1 = Channel 4 ALC enable                                                                                                                                                                                                          |
|     |                   | N                 |   | L | <u> </u> |   |          |   |   |   | Щ |   |   |   |   |   |   |   | 0 = Disable                                                                                                                                                                                                                       |
|     |                   | ALC_CH3E<br>N     |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1 = Channel 2 ALC enable<br>0 = Disable                                                                                                                                                                                           |
|     |                   | ALC_CH1E<br>N     |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1 = Channel 2 ALC enable<br>0 = Disable                                                                                                                                                                                           |
|     |                   | ALC_CH1E          |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | 1 = Channel 1 ALC enable                                                                                                                                                                                                          |
|     |                   | N                 |   | 1 | 1        |   | <u> </u> | _ |   |   |   |   |   |   |   |   |   |   | 0 = Disable                                                                                                                                                                                                                       |
| 11  |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | ALC Decay Timer (0.75dB / adjustment step)                                                                                                                                                                                        |
|     |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:<br>0000 = 500 us / step                                                                                                                                                                                              |
| 2   | ALC CON           |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:<br>0000 = 500 us / step<br>0001 = 1 ms / step                                                                                                                                                                        |
| 2 2 | ALC_CON<br>TROL_3 |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:<br>0000 = 500 us / step<br>0001 = 1 ms / step<br>0010 = 2 ms / step<br>▼                                                                                                                                             |
| 2 2 |                   |                   |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:  0000 = 500 us / step  0001 = 1 ms / step  0010 = 2 ms / step  • each subsequent setting doubles the decay timer  • each subsequent setting doubles the decay timer                                                  |
| 2 2 |                   | ALCDCY            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:  0000 = 500 us / step  0001 = 1 ms / step  0010 = 2 ms / step  v  - each subsequent setting doubles the decay timer  v  1001 = 256 ms / step                                                                         |
| 2 2 |                   | ALCDCY            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:  0000 = 500 us / step  0001 = 1 ms / step  0010 = 2 ms / step  - each subsequent setting doubles the decay timer  1001 = 256 ms / step  1010 = 512 ms / step                                                         |
| 2 2 |                   | ALCDCY            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:  0000 = 500 us / step  0001 = 1 ms / step  0010 = 2 ms / step  - each subsequent setting doubles the decay timer  1001 = 256 ms / step  1010 = 512 ms / step  Limiter Mode:  0000 = 125 us / step                    |
| 2 2 |                   | ALCDCY            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode:  0000 = 500 us / step  0001 = 1 ms / step  0010 = 2 ms / step  - each subsequent setting doubles the decay timer  1001 = 256 ms / step  1010 = 512 ms / step  Limiter Mode:                                          |
| 2 2 |                   | ALCDCY            |   |   |          |   |          |   |   |   |   |   |   |   |   |   |   |   | Normal Mode: 0000 = 500 us / step 0001 = 1 ms / step 0010 = 2 ms / step  ▼ - each subsequent setting doubles the decay timer ▼ 1001 = 256 ms / step 1010 = 512 ms / step  Limiter Mode: 0000 = 125 us / step 0001 = 250 us / step |



|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1001 = 64 ms / step                                                                         |
|----|---------|------------------|---|-----|-----|---|---|---|---|---|--------|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------|
|    |         |                  |   |     |     |   |   |   |   | _ |        |   |   |   |   |   |   |   | 1010 = 128 ms / step  ALC Attack Timer (0.75dB / adjustment step)                           |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Normal Mode:                                                                                |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0000 = 125 us / step                                                                        |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0001 = 250 us / step                                                                        |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0010 = 500  us / step                                                                       |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | <ul> <li>each subsequent setting doubles the decay timer</li> </ul>                         |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | - each subsequent setting doubles the decay time!  ▼                                        |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1001 = 64 ms / step                                                                         |
|    |         | ALCTK            |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1010 = 128 ms / step                                                                        |
|    |         | ALCTR            |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   |                                                                                             |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Limiter Mode:                                                                               |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0000 = 31 us / step<br>0001 = 63 us / step                                                  |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0010 = 125 us / step                                                                        |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | · ·                                                                                         |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | - each subsequent setting doubles the decay timer                                           |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 001 – 16 mg / otop                                                                          |
| II |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 001 = 16 ms / step<br>1010 = 32 ms / step                                                   |
| II |         | Default          | 0 | 0   | 0   | 0 | 0 | 0 | 0 | 0 | 0      | 0 | 0 | 0 | 0 | 0 | 0 | 0 |                                                                                             |
| H  |         | ALC_UPEN_        | Ė |     |     | Ŧ |   |   |   | Ť |        | Ť | _ | Ť |   | _ | Ť | Ť | 1 = Channel 2 Gain Update Enable                                                            |
| II |         | CH2              |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0 = Disable                                                                                 |
| II |         | ALC_ZCD_         |   |     | H   |   |   | _ | _ |   | $\neg$ |   |   |   |   |   |   |   | 1 = Channel 2 ALC Gain updates on zero crossing.                                            |
| II |         | CH2              | L |     | Ll  |   |   | _ |   |   |        |   |   |   |   |   |   |   | 0 = Channel 2 ALC Gain updates whenever                                                     |
| II |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Channel 2 Initial Gain. Increments in .75dB steps                                           |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000000 = -12dB                                                                              |
|    |         | ALC_INIT_G       |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000001 = -11.25dB<br>▼                                                                      |
|    |         | AIN_CH2          |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 010000 = 0dB                                                                                |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | ▼                                                                                           |
| 2  | ALC CON |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 111111 = 35.25dB                                                                            |
| 3  | TROL_4  | ALC_UPEN_        |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1 = Channel 1 Gain Update Enable                                                            |
|    |         | CH1              |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0 = Disable                                                                                 |
|    |         | ALCZCD_<br>CH1   |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1 = Channel 1 ALC Gain updates on zero crossing.<br>0 = Channel 1 ALC Gain updates whenever |
|    |         | OIII             |   |     |     |   |   | _ |   |   |        |   |   |   |   |   |   |   | Channel 1 Initial Gain. Increments in .75dB steps                                           |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000000 = -12dB                                                                              |
|    |         | ALC_INIT_G       |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000001 = -11.25dB                                                                           |
|    |         | AIN_CH1          |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 010000 = 0dB                                                                                |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 010000 = 0dB<br>▼                                                                           |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 111111 = 35.25dB                                                                            |
|    |         | Default          | 0 | 0   | 0   | 1 | 0 | 0 | 0 | 0 | 0      | 0 | 0 | 1 | 0 | 0 | ٥ | 0 | 0x1010                                                                                      |
|    |         | ALC_UPEN_        |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1 = Channel 4 Gain Update Enable                                                            |
|    |         | CH4              |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0 = Disable                                                                                 |
|    |         | ALC_ZCD_         |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1 = Channel 4 ALC Gain updates on zero crossing.                                            |
| II |         | CH4              |   |     | Ш   |   |   |   |   |   |        |   |   |   |   |   |   |   | 0 = Channel 4 ALC Gain updates whenever                                                     |
| 11 |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Channel 4 Initial Gain. Increments in .75dB steps                                           |
| II |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000000 = -12dB<br>000001 = -11.25dB                                                         |
| II |         | ALC_INIT_G       |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | ▼                                                                                           |
| II |         | AIN_CH4          |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 010000 = 0dB                                                                                |
| 11 |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 444444 25 25 4D                                                                             |
| 2  | ALC_CON | ALC_UPEN_        |   | Н   |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 111111 = 35.25dB<br>1 = Channel 3 Gain Update Enable                                        |
| 4  | TROL_5  | CH3              |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0 = Disable                                                                                 |
| II |         | ALC_ZCD_         |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 1 = Channel 3 ALC Gain updates on zero crossing.                                            |
| 11 |         | CH3              | L |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 0 = Channel 3 ALC Gain updates whenever                                                     |
| II |         |                  |   |     |     |   |   | Ī | T |   |        |   |   |   |   |   |   |   | Channel 3 Initial Gain. Increments in .75dB steps                                           |
| II |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000000 = -12dB                                                                              |
| II |         | ALC_INIT_G       |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 000001 = -11.25dB<br>▼                                                                      |
| II |         | AIN_CH3          |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | 010000 = 0dB                                                                                |
| 11 |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | ▼                                                                                           |
| II |         |                  | _ |     | ليا |   |   | _ | _ | _ |        |   |   |   |   |   |   |   | 111111 = 35.25dB                                                                            |
| L  |         | Default          | 0 | 0   | 0   | 1 | 0 | 0 | 0 | 0 | 0      | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0x1010                                                                                      |
|    |         |                  |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Reserved                                                                                    |
| 2  | ALC_GAI | ALC_GAIN_        |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Readout channel 2 ALC gain setting                                                          |
| /  |         | CH2              | ı | i I |     |   |   |   |   |   |        |   |   |   |   |   |   |   |                                                                                             |
| D  | N_CH12  |                  |   | -   |     |   | _ |   |   |   |        |   |   |   |   |   |   |   | Desdent sharped ALC pains att                                                               |
|    | N_CH12  | ALC_GAIN_<br>CH1 |   |     |     |   |   |   |   |   |        |   |   |   |   |   |   |   | Readout channel 1 ALC gain setting                                                          |



| II 1   |                    | Default                | Х | Х | Х        | Х        | Х | Х        | Х | Х        | Х        | Х | Х | Х | Х        | Х | Х | Х        | Read Only                                                                                  |
|--------|--------------------|------------------------|---|---|----------|----------|---|----------|---|----------|----------|---|---|---|----------|---|---|----------|--------------------------------------------------------------------------------------------|
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Reserved                                                                                   |
| 2      | ALC_GAI            | ALC_GAIN_<br>CH4       |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Readout channel 4 ALC gain setting                                                         |
| E      | N_CH34             | ALC_GAIN_<br>CH3       |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Readout channel 3 ALC gain setting                                                         |
|        |                    | Default                | Х | X | Х        | X        | X | Х        | X | Х        | X        | Χ | Х | Х | Х        | Х | Х | X        | Read Only                                                                                  |
|        |                    | FAST_DEC               |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          |                                                                                            |
| 2<br>F | ALC_STA<br>TUS     | NOISE<br>CLIP          |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          |                                                                                            |
| ll '   | 103                | Default                | Х | Х | Х        | Х        | Х | Х        | Х | Х        | Х        | Х | Х | Х | Х        | Х | Х | Х        | Read Only                                                                                  |
| H      |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter                             |
|        |                    | NFU1                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | parameters. Write-only bit.  1 = Update 0 = Do nothing                                     |
| 3      | NOTCH_F            |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Notch filter control bit                                                                   |
| 0      | IL1_CH1            | NFEN                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Disabled                                                                               |
|        |                    | NFA0                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Enabled  Notch filter A0 coefficient least significant bits.                           |
|        |                    | Default                | 0 | 0 | 0        | 0        | 0 | 0        | 0 | 0        | 0        | 0 | 0 | 0 | 0        | 0 | 0 | 0        | 0x0000                                                                                     |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter                             |
|        |                    | NFU2                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | parameters. Write-only bit.                                                                |
| 3      | NOTCH F            | NI OZ                  |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Update                                                                                 |
| 1      | IL2_CH1            |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Do nothing Reserved                                                                    |
|        | _                  | NFA1                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Notch filter A1 coefficient least significant bits.                                        |
|        |                    | Default                | 0 | 0 | 0        | 0        | 0 | 0        | 0 | 0        | 0        | 0 | 0 | 0 | 0        | 0 | 0 | 0        | 0x0000                                                                                     |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter                             |
|        |                    | NFU1                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | parameters. Write-only bit.                                                                |
|        |                    | NEOT                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Update                                                                                 |
| 3      | NOTCH_F            |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Do nothing  Notch filter control bit                                                   |
| 2      | IL1_CH2            | NFEN                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Disabled                                                                               |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Enabled                                                                                |
|        |                    | NFA0                   | 0 | _ | _        |          | 0 | 0        | 0 | _        | 0        | 0 |   | 0 | _        | Ļ | Ļ | _        | Notch filter A0 coefficient least significant bits.                                        |
| H      |                    | Default                | U | 0 | 0        | U        | U | U        | U | U        | U        | U | 0 | U | 0        | 0 | 0 | 0        | 0x0000                                                                                     |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter parameters. Write-only bit. |
|        | NOTOLLE            | NFU2                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Update                                                                                 |
| 3      | NOTCH_F<br>IL2_CH2 |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Do Nothing                                                                             |
| ľ      | 122_0112           | NFA1                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Reserved  Notch filter A1 coefficient least significant bits.                              |
|        |                    | Default                | 0 | 0 | 0        | 0        | 0 | 0        | 0 | 0        | 0        | 0 | 0 | 0 | 0        | 0 | 0 | 0        | 0x0000                                                                                     |
|        |                    |                        | Ť |   |          |          |   |          |   |          | Ť        | Ť |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter                             |
|        |                    | NFU1                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | parameters. Write-only bit.                                                                |
|        |                    | NEOT                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Update                                                                                 |
| 3      | NOTCH_F            |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Do nothing  Notch filter control bit                                                   |
| 4      | IL1_CH3            | NFEN                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Disabled                                                                               |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Enabled                                                                                |
|        |                    | NFA0<br><b>Default</b> | 0 | 0 | 0        | 0        | 0 | ^        | 0 | 0        | 0        | 0 | 0 | 0 | 0        | 0 | 0 | 0        | Notch filter A0 coefficient least significant bits.  0x0000                                |
| H      |                    | Deiduit                | U | U | U        | U        |   | U        | U | U        | ٧        | U | U | U |          |   | U | U        |                                                                                            |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter parameters. Write-only bit. |
| ر ا    | NOTOLLE            | NFU2                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Update                                                                                 |
| 3<br>5 | NOTCH_F<br>IL2_CH3 |                        |   |   | <u> </u> | <u> </u> |   | <u> </u> |   | <u> </u> |          |   |   |   | <u> </u> |   |   | $\sqcup$ | 0 = Do nothing                                                                             |
|        |                    | NFA1                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Reserved  Notch filter A1 coefficient least significant bits.                              |
|        |                    | Default                | 0 | 0 | 0        | 0        | 0 | 0        | 0 | 0        | 0        | 0 | 0 | 0 | 0        | 0 | 0 | 0        | 0x0000                                                                                     |
|        |                    |                        |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | Update bit feature for simultaneous change of all notch filter                             |
|        |                    | NFU1                   |   |   |          |          |   | ĺ        |   | ĺ        |          |   |   |   |          |   |   |          | parameters. Write-only bit.                                                                |
|        |                    | 141 01                 |   |   |          |          |   | ĺ        |   | ĺ        |          |   |   |   |          |   |   |          | 1 = Update                                                                                 |
| 3      | NOTCH_F            |                        |   |   |          | 1        |   | -        |   | -        | $\vdash$ |   |   |   |          |   |   | $\vdash$ | 0 = Do nothing  Notch filter control bit                                                   |
| 6      | IL1_CH4            | NFEN                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 0 = Disabled                                                                               |
|        |                    | NEAA                   |   |   |          |          |   |          |   |          |          |   |   |   |          |   |   |          | 1 = Enabled                                                                                |
|        |                    | NFA0<br><b>Default</b> | 0 | 0 | 0        | 0        | 0 | 0        | 0 | 0        | 0        | 0 | 0 | 0 | 0        | 0 | 0 | 0        | Notch filter A0 coefficient least significant bits.  0x0000                                |
|        |                    | Delault                | U | U | U        | U        | U | U        | U | U        | U        | U | U | U | U        | U | U | U        | VAVVVV                                                                                     |



|        |                     |                | _ |   |   | _ | _ | _ |   |   | _ |   | _ |          |   | _  |   |          |                                                                                                                                                                                              |
|--------|---------------------|----------------|---|---|---|---|---|---|---|---|---|---|---|----------|---|----|---|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                     | NFU2           |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Update bit feature for simultaneous change of all notch filter parameters. Write-only bit.  1 = Update                                                                                       |
| 3<br>7 | NOTCH_F<br>IL2_CH4  |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 0 = Do nothing                                                                                                                                                                               |
| '      | 162_0114            | NFA1           |   |   |   |   |   |   |   |   |   | _ |   |          |   |    |   |          | Reserved                                                                                                                                                                                     |
|        |                     | Default        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0 | 0  | 0 | 0        | Notch filter A1 coefficient least significant bits.  0x0000                                                                                                                                  |
|        |                     | FLUSH_ME       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = flush filter memory                                                                                                                                                                      |
|        |                     | M M            |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 - Hush litter memory                                                                                                                                                                       |
|        |                     | HPF_EN_C<br>H2 |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 2 HPF filter control bit<br>0 = Disabled<br>1 = Enabled                                                                                                                              |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Select audio mode or application mode.                                                                                                                                                       |
|        |                     | HPF_AM_C       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | $0 = \text{Audio mode (1st order, fc} = \sim 3.7 \text{Hz}).$                                                                                                                                |
|        |                     | H2             |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = Application mode (2nd order, fc = HPFCUT, reference<br>TABLE 1,)                                                                                                                         |
| 2      | ווחר בווד           | HPF_CUT_       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 2 HPF Cut-off Frequency, reference TABLE 1                                                                                                                                           |
| 3<br>8 | HPF_FILT<br>ER_CH12 | CH2            |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | · · ·                                                                                                                                                                                        |
|        |                     | HPF_EN_C       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 1 HPF filter control bit<br>0 = Disabled                                                                                                                                             |
|        |                     | H1             |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = Enabled                                                                                                                                                                                  |
|        |                     | LIDE AM C      |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Select audio mode or application mode.  0 = Audio mode (1st order, fc = ~3.7Hz).                                                                                                             |
|        |                     | HPF_AM_C<br>H1 |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = Application mode (2nd order, fc = HPFCUT, reference                                                                                                                                      |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | TABLE 1)                                                                                                                                                                                     |
|        |                     | HPF_CUT_       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 1 HPF Cut-off Frequency, reference TABLE 1                                                                                                                                           |
|        |                     | CH1<br>Default | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0 | 0  | 0 | 0        | 0x0000                                                                                                                                                                                       |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 4 HPF filter control bit                                                                                                                                                             |
|        |                     | HPF_EN_C<br>H4 |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 0 = Disabled                                                                                                                                                                                 |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = Enabled Select audio mode or application mode.                                                                                                                                           |
|        |                     | HPF_AM_C       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | $0 = \text{Audio mode (1st order, fc} = \sim 3.7 \text{Hz}).$                                                                                                                                |
|        |                     | H4             |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = Application mode (2nd order, fc = HPFCUT, reference                                                                                                                                      |
|        |                     | HPF CUT        |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | TABLE 1,) Channel 4 HPF Cut-off Frequency. reference TABLE 1 for                                                                                                                             |
|        |                     | CH4            |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | more details.                                                                                                                                                                                |
| 3<br>9 | HPF_FILT<br>ER_CH34 | HPF_EN_C       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 3 HPF filter control bit                                                                                                                                                             |
|        | LIC_ONIO            | H3             |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 0 = Disabled<br>1 = Enabled                                                                                                                                                                  |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Select audio mode or application mode.                                                                                                                                                       |
|        |                     | HPF_AM_C       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 0 = Audio mode (1st order, fc = ~3.7Hz).                                                                                                                                                     |
|        |                     | H3             |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 1 = Application mode (2nd order, fc = HPFCUT, reference TABLE 1)                                                                                                                             |
|        |                     | HPF_CUT_       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channel 3 HPF Cut-off Frequency. reference TABLE 1 for                                                                                                                                       |
|        |                     | CH3            |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | more details                                                                                                                                                                                 |
| Щ      |                     | Default        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0 | 0  | 0 | 0        | 0x0000                                                                                                                                                                                       |
|        |                     | Channel_syn    |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Channels time alignment bit. When it is enabled, All 4 channels have timing alignment output when all 4 channels have same input during NAU85L40 startup or reset.  0 = Disabled 1 = Enabled |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          |                                                                                                                                                                                              |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | ADC Sample Rate selection for HPF coefficients:<br>000 = 48kHz/96kHz                                                                                                                         |
|        |                     |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 000 = 46kHz/96kHz<br>001 = 32kHz                                                                                                                                                             |
|        |                     | SMPL_RAT       |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 010 = 24kHz                                                                                                                                                                                  |
| 3      | ADC_SA              | E              |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 011 = 16kHz<br>100 = 12kHz                                                                                                                                                                   |
| Å      | MPLE_RA<br>TE       |                |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 101 = 8kHz                                                                                                                                                                                   |
|        |                     | SINC4          |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   | $\vdash$ | 110=96kHz<br>Reserved keep 0                                                                                                                                                                 |
|        | ŀ                   | GAIN_CMP       |   |   |   |   |   |   |   |   |   |   |   |          |   | Н  |   |          | Reserved keep 0                                                                                                                                                                              |
|        |                     | OSR384         |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | Reserved keep 0                                                                                                                                                                              |
|        |                     | 0.00           |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | ADC OSR selection. Controls SINC filter down sample ratio.  Must be set such that ADC_CLK = Fs * OSR.  00 = 32                                                                               |
|        |                     | OSR            |   |   |   |   |   |   |   |   |   |   |   |          |   |    |   |          | 01 = 64 (When Fs=96KHZ, it gets better THD.)<br>10 = 128                                                                                                                                     |
|        |                     |                |   |   |   |   |   |   |   | _ | 니 |   | Ļ | <u> </u> | Ļ | L_ |   |          | 11 = 256.                                                                                                                                                                                    |
|        |                     | Default        | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0 | 0  | 1 | 0        | 0x0002                                                                                                                                                                                       |



|        |                          |                    | - |   |   | _ |   |   |   |   |   |   |   |   |   |   |   |   |                                                                                                      |
|--------|--------------------------|--------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|------------------------------------------------------------------------------------------------------|
| 4 0    | DIGITAL_<br>GAIN_CH<br>1 | CH1_DGAIN          |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | ADC channel 1 digital gain. Increments in -0.125dB steps 0x520 = + 36dB 0x400 = 0dB ▼                |
|        | ļ<br>•                   | Default            | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x000 = -128dB<br>0x0400                                                                             |
|        |                          | Delault            | • | • | • | _ | U |   | _ | Ľ | Ů | _ | Ť | U | Ľ | _ | Ů | _ |                                                                                                      |
| 4      | DIGITAL_<br>GAIN_CH<br>2 | CH2_DGAIN          |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | ADC channel 2 digital gain. Increments in -0.125dB steps 0x520 = + 36dB 0x400 = 0dB ▼                |
|        | 2                        | 5.4.11             |   |   | _ | _ |   |   |   |   |   |   |   |   |   |   |   |   | 0x000 = -128dB                                                                                       |
|        |                          | Default            | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x1400                                                                                               |
| 4 2    | DIGITAL_<br>GAIN_CH<br>3 | CH3_DGAIN          |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | ADC channel 3 digital gain. Increments in -0.125dB steps 0x520 = + 36dB 0x400 = 0dB ▼ 0x000 = -128dB |
|        | -                        | Default            | 0 | 0 | 1 | _ | 0 | 1 | 0 | 0 | 0 | 0 | - | 0 | - | 0 | 0 |   | 0x2400                                                                                               |
| Щ      |                          | Delault            | U | U |   | U | U | _ | U | _ | U | U | Ů | U | Ľ | U | Ů |   |                                                                                                      |
| 4 3    | DIGITAL_<br>GAIN_CH<br>4 | CH4_DGAIN          |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | ADC channel 4 digital gain. Increments in -0.125dB steps 0x520 = + 36dB 0x400 = 0dB ▼ 0x000 = -128dB |
|        | -                        | Default            | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0400                                                                                               |
|        |                          | DG_ZCEN            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Digital Gain change zero cross enable 1 = Enable 0 = Disable                                         |
| 4      | DIGITAL                  | CH4_SEL            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel MUX ADC output selection<br>00 = ADC channel 1 IN                                            |
| 4      | MUX                      | CH3_SEL            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 01 = ADC channel 2 IN                                                                                |
|        |                          | CH2_SEL            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 10 = ADC channel 3 IN                                                                                |
|        | •                        | CH1_SEL            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 11 = ADC channel 4 IN                                                                                |
|        | •                        | Default            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | n | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0x00E4                                                                                               |
|        |                          |                    |   | , |   | Ĭ | , |   |   | j | Ė | ÷ | Ė |   | Ť | Ė | j | - |                                                                                                      |
| 4<br>8 | P2P_CH1                  | P2P CH1  Default   | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Y | Х | Х | Х | Х | Х | Channel 1 P2P value.  Read Only                                                                      |
| _      | l                        |                    | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ^ | ^ |   | ÷ |   | ^ | ^ | •                                                                                                    |
| 4<br>9 | P2P_CH2                  | P2P CH2<br>Default | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Channel 2 P2P value.  Read Only                                                                      |
| 4      | Dog of                   | P2P CH3            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 3 P2P value.                                                                                 |
| À      | P2P_CH3                  | Default            | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                            |
| 4      | P2P_CH4                  | P2P CH4            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 4 P2P value.                                                                                 |
| В      | 1 21 _0114               | Default            | Χ | X | X | X | X | X | Χ | X | X | Χ | Х | X | Х | X | X | X | Read Only                                                                                            |
| 4      | PEAK_CH                  | PEAK CH1           |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 1 Peak value.                                                                                |
| С      | 1                        | Default            | Χ | Х | X | Χ | Χ | Χ | Χ | Х | Х | Χ | X | Х | Х | Х | Χ | X | Read Only                                                                                            |
| 4      | PEAK_CH                  | PEAK CH2           |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 2 Peak value.                                                                                |
| D      | 2                        | Default            | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Х | Х | Χ | Χ | Χ | Read Only                                                                                            |
| 4      | PEAK_CH                  | PEAK CH3           |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 3 Peak value.                                                                                |
| Е      | 3                        | Default            | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | X | X | Χ | X | Х | Χ | X | Χ | Read Only                                                                                            |
| 4      | PEAK_CH                  | PEAK CH4           |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 4 Peak value.                                                                                |
| F      | 4                        | Default            | Χ | Х | Х | Χ | Х | Х | Χ | Χ | Х | Χ | Х | Х | Х | Х | Х | Χ | Read Only                                                                                            |
|        |                          | POL                |   |   |   |   |   |   |   |   |   |   |   |   |   | Π |   |   | GPIO polarity                                                                                        |
| 5<br>0 | GPIO_CT<br>RL            | SEL                |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | GPIO output source selection 00=GPIO clock 01=FLL lock 10=1 10=0                                     |
|        |                          | DIR                |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | GPIO direction<br>1=output                                                                           |
|        |                          | Dofoult            | _ | _ |   | _ | _ | _ | _ | _ | _ | _ | ^ | _ | _ | _ | _ | _ | 0=input                                                                                              |
| Щ      |                          | Default            | 0 | U | 0 | U | 0 | U | 0 | U | U | U | U | 0 | U | 0 | 0 | 0 | 0x0000                                                                                               |
| 5      | MISC_CT<br>RL            | SPI3_EN            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Mode pin = 0 1 disable SPI3 0 enable SPI3 Mode pin = 1                                               |
|        |                          |                    |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | I2C mode regardless                                                                                  |
|        |                          | Default            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                               |



| 5 2            | I2C_CTRL        | TO_DIS              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | I2C time out function 1 = Disable 0 = Enable                                                                                                                                                                   |
|----------------|-----------------|---------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2              |                 | TIMEOUT             |   | 4 | 4 |   | 1 |   | 4 | 4 | 4 | • | • |   | 1 | 4 | Ţ | 4 | 0.5555                                                                                                                                                                                                         |
| Ш              |                 | Default             | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0xEFFF                                                                                                                                                                                                         |
| 5              | I2C_DEVI        | I2C_DEVID<br>SI REV |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | I2C device ID address Silicon Revision is F1                                                                                                                                                                   |
| 8              | CE_ID           | Default             | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Read Only                                                                                                                                                                                                      |
| 5              |                 | SW RST              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Software reset without reset of register contents.                                                                                                                                                             |
| A              | RST             | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                         |
|                |                 | TEST                |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |                                                                                                                                                                                                                |
|                |                 | VMIDEN              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | VMID<br>0 = Disable<br>1 = Enable                                                                                                                                                                              |
| 6              | VMID_CT<br>RL   | VMIDSEL             |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Vmid tie-off selection options<br>00 = open (default)<br>$01 = 50\text{k}\Omega$ resistors<br>$10 = 250\text{k}\Omega$ resistors<br>$11 = 5\text{k}\Omega$ resistors                                           |
|                |                 | BIAS_ADJ            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Master bias current power reduction options 00 = normal operation (default) 01 = 10% reduced bias current from default 10 = 17% reduced bias current from default 11 = 10% increased bias current from default |
|                |                 | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                         |
|                |                 | MUTE CH4            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | MIC4 PGA mute enable<br>0 = Mute Disable<br>1 = Mute Enable                                                                                                                                                    |
| 6              |                 | MUTE CH3            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | MIC3 PGA mute enable 0 = Mute Disable 1 = Mute Enable                                                                                                                                                          |
| 1              | MUTE            | MUTE CH2            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | MIC2 PGA mute enable 0 = Mute Disable 1 = Mute Enable                                                                                                                                                          |
|                |                 | MUTE CH1            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | MIC1 PGA mute enable 0 = Mute Disable 1 = Mute Enable                                                                                                                                                          |
|                |                 | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                         |
| 6<br>4         | ANALOG_<br>ADC1 | resetR              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Reset integrators in ADC CH41 1 = Reset 0 = Normal operation                                                                                                                                                   |
|                |                 | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                         |
|                |                 | adc_up              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 4 to 1 PGA bias current increase for driving the ADC at high sample rates                                                                                                                              |
|                |                 | bias1               |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Change bias currents in ADC<br>00 = Nominal                                                                                                                                                                    |
|                |                 | bias0               |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 01 = Double<br>10 = Half<br>11 = Quarter of nominal value                                                                                                                                                      |
|                |                 | Vrefsel1            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Change Vref in ADC: 00 = Use analog supply 01, 10, 11 use internal value derived from Vmid, value                                                                                                              |
| 6              | ANALOG_         | Vrefsel0            |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | changes in 0.5dB steps                                                                                                                                                                                         |
| 5              | ADC2            |                     |   |   | - |   |   |   |   |   |   |   |   |   |   |   |   |   | Reserved                                                                                                                                                                                                       |
|                |                 | Hor                 |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Reserved 0 = Reset the LFSR for the DEM algorithm                                                                                                                                                              |
|                |                 | Ifsrresetn          |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 1 = Default                                                                                                                                                                                                    |
|                |                 | monadd<br>mon1st    |   |   |   |   |   |   |   |   | H |   |   |   |   |   |   |   | Should remain zero.                                                                                                                                                                                            |
|                |                 | mon1st<br>mon2nd    |   |   | - |   |   |   |   |   | Н |   |   |   |   |   |   |   |                                                                                                                                                                                                                |
|                |                 | mon3rd              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |                                                                                                                                                                                                                |
|                |                 | mon4th              |   |   |   |   |   |   |   |   |   |   |   |   |   |   | _ |   | 0.0000                                                                                                                                                                                                         |
| H              |                 | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0x0020                                                                                                                                                                                                         |
|                |                 | PON_CH4<br>PON_CH3  |   |   |   |   |   |   |   |   | Н |   |   |   |   |   |   |   | 1 = Power on signal ADC CH1 to CH4                                                                                                                                                                             |
| 6              | ANALOG_         | PON_CH3             |   |   |   |   |   | H |   |   | Н |   |   |   |   |   |   |   |                                                                                                                                                                                                                |
| 6              | PWR             | PON_CH1             |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |                                                                                                                                                                                                                |
| $\blacksquare$ |                 | Default             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                         |
| 6<br>7         | MIC_BIAS        | PU_BUF              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | MICBIAS output buffers<br>Bit 1 = MICBIAS2                                                                                                                                                                     |



|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Bit 0 = MICBIAS1                                                                                                                            |
|--------|---------------|----------------|---|---|---|------------------------------------|---|--------------------------------------|---|---|---|---|---|---|----------|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------|
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Power on                                                                                                                                |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | <b>!</b> |   |   |   | 0 = Power off MICBIAS power on pre-amp                                                                                                      |
|        |               | PU_PRE         |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Enable                                                                                                                                  |
|        |               | _              |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 0 = Disable                                                                                                                                 |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | MICBIAS fast charge filter                                                                                                                  |
|        |               | FAST           |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Enable<br>0 = Disable                                                                                                                   |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | H        |   |   |   | MICBIAS discharge filter                                                                                                                    |
|        |               | DISCH          |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ı        |   |   |   | 1 = Enable                                                                                                                                  |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | L        |   |   |   | 0 = Disable                                                                                                                                 |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | MODIA O C.                                                                                              |
|        |               | LVL_LOW        |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | MICBIAS Set output level 1.8V 1 = Enable                                                                                                    |
|        |               | LVL_LOVV       |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 0 = Disable                                                                                                                                 |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | Т        |   |   |   | MICBIAS Set output level                                                                                                                    |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 000 = 2.1V                                                                                                                                  |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 001 = 2.2V                                                                                                                                  |
|        |               | LVL            |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 010 = 2.3V<br>011 = 2.4V                                                                                                                    |
|        |               | LVL            |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 100 = 2.5V                                                                                                                                  |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 101 = 2.6V                                                                                                                                  |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 110 = 2.7V                                                                                                                                  |
|        |               | Default        | 0 | 0 | 0 | 0                                  | 0 | 0                                    | 0 | 0 | 0 | 0 | 0 | 0 | _        | 1 | 0 | 0 | 111 = 2.8V<br>0x0004                                                                                                                        |
| H      |               | Doladit        |   | J |   |                                    | ř |                                      |   |   | H |   |   |   | H        | + |   |   | Enable PGA class A mode of operation (instead of class AB)                                                                                  |
|        |               | STG2_SEL       |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Enable                                                                                                                                  |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 0 = Class AB                                                                                                                                |
|        |               | DD: // 4D EO E |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Power Down Fast VREF Ramp up                                                                                                                |
|        |               | PDVMDFST       |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Disable<br>0 = Enable                                                                                                                   |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Enable Global Analog Bias enable /Bias/power management                                                                                     |
|        | DEEEDEN       | BIASEN         |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Enable                                                                                                                                  |
| 6<br>8 | REFEREN<br>CE |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 0 = Disable                                                                                                                                 |
| ľ      | OL.           |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Charge inputs selected by FEPGA2: ACDC_CTRL[7:0] to                                                                                         |
|        |               | DISCHRG        |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | VREF 1 = Enable                                                                                                                             |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 0 = Disable                                                                                                                                 |
|        |               | BYPASS_IB      |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Bypass PGA current control                                                                                                                  |
|        |               | CTR            |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | 1 = Enable                                                                                                                                  |
|        |               | Default        | 0 | 0 | 0 | •                                  | _ | 0                                    | _ | • | _ | _ | _ | _ | _        | 0 | 0 | 0 | 0 = Disable<br>0x0000                                                                                                                       |
|        |               |                | - | U | U | U                                  | _ | -                                    | - | - |   | _ | - | - | H        |   | - |   |                                                                                                                                             |
|        |               | CM_LCK IB LOOP |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ₩        |   |   |   | Common mode Threshold lock adjust  PGA Current Trim                                                                                         |
|        |               | IBCTR_COD      |   |   |   |                                    |   |                                      |   |   |   |   |   |   | <b>!</b> |   |   |   | PGA Current Trim                                                                                                                            |
|        |               | E E            |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | T GA Guiletti Tillii                                                                                                                        |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Channel 2 PGA mode selection;                                                                                                               |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ı        |   |   |   | MODE_CH2[0] = Anti-aliasing filter adjust when Fs<=16KHz                                                                                    |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ı        |   |   |   | MODE_CH2[1] = Disconnects MICP & MICN from FEPGA<br>MODE_CH2[2] = No function                                                               |
|        |               | MODE_CH2       |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ı        |   |   |   | MODE_CH2[3] = Shorts the inputs to ground with 12kOhm                                                                                       |
| 6      |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ı        |   |   |   | differentially terminated                                                                                                                   |
| 9      | FEPGA1        |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | ı        |   |   |   | 1 = Enable                                                                                                                                  |
|        |               |                | 1 |   |   |                                    |   | -                                    | - |   |   |   |   |   |          |   |   |   | 0 = Disable Channel 1 PGA mode selection;                                                                                                   |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | Channel 1 PGA mode selection;<br>  MODE_CH1[0] = Anti-aliasing filter adjust when Fs<=16KHz                                                 |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | MODE_CH1[1] = Disconnects MICP & MICN from FEPGA                                                                                            |
|        |               | MODE_CH1       |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | MODE CH1[2] = No function                                                                                                                   |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | MODE_CH1[3] = Shorts the inputs to ground with 12kOhm                                                                                       |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | differentially terminated 1 = Enable                                                                                                        |
|        |               |                |   |   |   |                                    |   |                                      |   | ĺ |   |   |   |   |          |   |   |   | 0 = Disable                                                                                                                                 |
|        |               | Default        | 0 | 0 | 0 | 0                                  | 0 | 0                                    | 0 | 0 | 0 | 0 | 0 | 0 | 0        | 0 | 0 | 0 |                                                                                                                                             |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | DC state control for Input pins. Action takes effect when                                                                                   |
| II I   |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | 1        | 1 |   |   | DISCHRG=1                                                                                                                                   |
|        |               |                |   |   |   |                                    |   |                                      |   |   |   |   |   |   | 1        | 1 |   |   | ACDC_CTRL[0] charges MIC1P to VREF                                                                                                          |
|        |               |                |   |   |   | ACDC_CTRL[1] charges MIC1N to VREF |   | L ACDC: CIRUII charges MICIN to VPEE |   |   |   |   |   |   |          |   |   |   |                                                                                                                                             |
| 6      | FFDOAG        | ACDC CTR       |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   |                                                                                                                                             |
| 6<br>A | FEPGA2        | ACDC_CTR<br>L  |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | ACDC_CTRL[2] charges MIC2P to VREF ACDC_CTRL[3] charges MIC2N to VREF                                                                       |
|        | FEPGA2        | ACDC_CTR<br>L  |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | ACDC_CTRL[2] charges MIC2P to VREF ACDC_CTRL[3] charges MIC2N to VREF ACDC_CTRL[4] charges MIC3P to VREF                                    |
|        | FEPGA2        | ACDC_CTR<br>L  |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | ACDC_CTRL[2] charges MIC2P to VREF ACDC_CTRL[3] charges MIC2N to VREF ACDC_CTRL[4] charges MIC3P to VREF ACDC_CTRL[5] charges MIC3N to VREF |
|        | FEPGA2        | ACDC_CTR<br>L  |   |   |   |                                    |   |                                      |   |   |   |   |   |   |          |   |   |   | ACDC_CTRL[2] charges MIC2P to VREF ACDC_CTRL[3] charges MIC2N to VREF ACDC_CTRL[4] charges MIC3P to VREF                                    |



|        |        |                       |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 1 = Enable                                                                                                                                                                                                                                                                      |
|--------|--------|-----------------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |        |                       |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | 0 = Disable                                                                                                                                                                                                                                                                     |
|        |        | MODE_CH4              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 4 PGA mode selection;  MODE_CH1[0] = Anti-aliasing filter adjust when Fs<=16KHz  MODE_CH1[1] = Disconnects MICP & MICN from FEPGA  MODE_CH1[2] = No function  MODE_CH1[3] = Shorts the inputs to ground with 12kOhm  differentially terminated  1 = Enable  0 = Disable |
|        |        | MODE_CH3              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 3 PGA mode selection;  MODE_CH1[0] = Anti-aliasing filter adjust when Fs<=16KHz  MODE_CH1[1] = Disconnects MICP & MICN from FEPGA  MODE_CH1[2] = No function  MODE_CH1[3] = Shorts the inputs to ground with 12kOhm  differentially terminated  1 = Enable  0 = Disable |
|        |        | Default               | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0x0000                                                                                                                                                                                                                                                                          |
| 6      |        | GAIN_CH2              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 2 PGA Gain. Increments in 1dB steps<br>000000 = -1dB<br>000001 = 0dB<br>▼<br>100100 = +35dB<br>100101 = +36dB                                                                                                                                                           |
| В      | FEPGA3 | GAIN_CH1              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 1 PGA Gain. Increments in 1dB steps<br>000000 = -1dB<br>000001 = 0dB<br>▼<br>100100 = +35dB<br>100101 = +36dB                                                                                                                                                           |
|        |        | Default               | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0x0101                                                                                                                                                                                                                                                                          |
| 6      |        | GAIN_CH4              |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   | Channel 4 PGA Gain. Increments in 1dB steps<br>000000 = -1dB<br>000001 = 0dB<br>▼<br>100100 = +35dB<br>100101 = +36dB                                                                                                                                                           |
| 6<br>C | FEPGA4 | GAIN_CH3              | 0 | 0 | 0 | - | 0 | 0 | 0 | 1 | • | 0 | 0 | C | 0 | 0 | 0 | 1 | Channel 3 PGA Gain. Increments in 1dB steps<br>000000 = -1dB<br>000001 = 0dB<br>▼<br>100100 = +35dB<br>100101 = +36dB<br>0x0101                                                                                                                                                 |
| H      |        |                       |   | v | • |   | Ĕ | Ť | _ | - | Ĕ | Ť | _ | _ | Ĕ | Ť | _ | - |                                                                                                                                                                                                                                                                                 |
| 6<br>D | PWR    | PUP<br><b>Default</b> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Power Up Channel 4 to 1 PGA 0x0000                                                                                                                                                                                                                                              |
| U      |        | Derauit               | U | U | U | U | U | U | U | U | U | U | υ | υ | U | U | U | U | UXUUUU                                                                                                                                                                                                                                                                          |



## 8 Typical Application Diagram



Figure 28: Typical Single-ended use Application Diagram





Figure 29: Typical Application Schematic for Differential Microphone Connection

Note: SCL and SDA can add a low pass filter as shown above to reduce glitch. The corner frequency is 8Mhz to 33Mhz for the low pass filter.



## 9 Package Information QFN 28L 4X4 mm<sup>2</sup>,Thickness:0.8 mm(Max), Pitch:0.40 mm EP SIZE 2.6X2.6 mm







| PKG CODE | QFN 28L |        |      |  |  |  |  |  |  |  |
|----------|---------|--------|------|--|--|--|--|--|--|--|
| SYMBOLS  | MIN.    | NOM.   | MAX. |  |  |  |  |  |  |  |
| А        | 0.70    | 0.75   | 0.80 |  |  |  |  |  |  |  |
| Α1       | 0.00    | 0.02   | 0.05 |  |  |  |  |  |  |  |
| А3       | 0.      | 203 R  | EF.  |  |  |  |  |  |  |  |
| b        | 0.15    | 0.20   | 0.25 |  |  |  |  |  |  |  |
| D        | 4       | .00 BS | SC . |  |  |  |  |  |  |  |
| E        | 4       | .00 BS | SC . |  |  |  |  |  |  |  |
| е        | 0       | .40 BS | SC . |  |  |  |  |  |  |  |
| K        | 0.20    | _      | _    |  |  |  |  |  |  |  |
| D2       | 2.55    | 2.60   | 2.65 |  |  |  |  |  |  |  |
| E2       | 2.55    | 2.60   | 2.65 |  |  |  |  |  |  |  |
| L        | 0.30    | 0.40   | 0.50 |  |  |  |  |  |  |  |



# **10 Revision History**

| VERSION | DATE               | PAGE/       | DESCRIPTION                                                                                                                    |
|---------|--------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------|
|         |                    | CHAP.       |                                                                                                                                |
| 0.1     | 16 May 2014        | -           | Initial Draft Release Expand Clocking description                                                                              |
| 0.2     |                    |             | Expand register descriptions                                                                                                   |
| 0.3     | 4 June 2014        |             | MCLK_SRC register changed/expanded  Analog supply voltage updated                                                              |
| 0.4     | June 30, 2014      |             | TDM Mode descriptions fixed<br>Expand register descriptions and lookup table                                                   |
| 0.5     | September 09, 2014 |             | Added bits 12, 13 & 14 to register 2 for power measurements Changed description of register 0x60 and modified listed features. |
| 1.0     | November, 05,2014  |             | Updated AC/DC parameters                                                                                                       |
| 1.1     | August, 6, 2015    | 7,36,37     | VHI, Update REG0X11, 12                                                                                                        |
| 1.1.1   | Sep 9, 2015        | 9,36,44     | Figure 1 description change, Reg10, 69,6A description                                                                          |
| 1.1.2   | October 1, 2015    | 16          | Added PRO Reset application note                                                                                               |
| 1.1.3   | October 9, 2015    | 7,17        | Added VDDB restriction                                                                                                         |
| 1.1.4   | October 14 2015    | 49, 50      | Revised package information                                                                                                    |
| 1.1.5   | October 21, 2015   | 15          | Figure.7 change noise gate from -19dB to -39dB                                                                                 |
| 1.1.6   | December 1, 2015   | 41          | Register 23, 24 change default setting 0x1010                                                                                  |
|         |                    | 23          | Figure 11, SYSCLK_SRC                                                                                                          |
| 1.1.7   | January 22, 2016   | 6           | Updated shutdown current                                                                                                       |
|         |                    | 39          | Reg0x12[9:0] & Reg0x13[9:0]                                                                                                    |
|         |                    | 48,49       | Resistor values added                                                                                                          |
| 1.1.8   | April 26, 2016     | 39          | Reg0x20 description added                                                                                                      |
|         |                    | 15          | Updated Fig.7                                                                                                                  |
|         |                    | 22          | Table 7, Figure 10 Corrected                                                                                                   |
|         |                    | 37 38       | Reg0x6, Reg0x11[13:12]                                                                                                         |
|         |                    | 20          | Fig.9 changed                                                                                                                  |
| 1.1.9   | June 6, 2016       | 39          | Reg0x12&13 Time slot description                                                                                               |
|         |                    | 34<br>23,24 | Added Note                                                                                                                     |
|         |                    | 23,24       | Fig 11, FLL equation 1 &example change                                                                                         |
|         |                    | 18          | Sec 3.1 description error                                                                                                      |
| 1.2     | February 16, 2017  | 40          | Adding description for Reg0x2[15]                                                                                              |
|         |                    | 32-35       | Adding 6.7 audio Interface timing diagram                                                                                      |
| 1.3     | April 4, 2017      | 1,6         | Change to revision B, updated THD and SNR values                                                                               |
| 1.4     | July 31, 2017      | 47          | Update 0x3A [14] register description                                                                                          |
|         | <u> </u>           |             |                                                                                                                                |



| 1.5 | August 25, 2017   | 1,47                         | Adding fs=96KHz, SMPL_RATE 0x3A[7:5]                                                                                             |
|-----|-------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 1.6 | July 30, 2018     | 49<br>48<br>FIG 28<br>FIG 29 | Register 58 SI_rev added F1 as revision number Register 51[15] description correction Added low pass filter in Fig 28 and Fig 29 |
| 1.7 | January 17, 2020  | 25 26                        | Added FLL application note                                                                                                       |
| 1.8 | December 18, 2020 | 2,5,50                       | Added GPIO description                                                                                                           |
| 1.9 | January 28, 2021  | 36<br>37                     | Added Audio format timing parameters                                                                                             |
| 2.0 | March 10, 2021    | 6                            | Added FS <sub>ADC</sub> limit                                                                                                    |
| 2.1 | March 18, 2021    | 6                            | Changed FS <sub>ADC</sub> limit                                                                                                  |
| 2.2 | March 30, 2021    | 6-7                          | Changed FS <sub>ADC</sub> description                                                                                            |



# 11 Ordering information

| Part Number | Dimension | Package | Package Material |
|-------------|-----------|---------|------------------|
| NAU85L40YGB | 4x4 mm    | QFN-28  | Green            |





#### **Important Notice**

Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".

Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.

All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.

Please note that all data and specifications are subject to change without notice.

All the trademarks of products and companies mentioned in this datasheet belong to their respective owners