## Computer Organization & Architecture Chapter 5 – Control Signals

Zhang Yang 张杨 cszyang@scut.edu.cn Autumn 2021

#### Content of this lecture

5.5 Control Signals

#### Control Signals

- Inter-stage Registers: RA, RB, RZ, RY, RM, and PC-Temp
  - Since data are transferred from one stage to the next in every clock cycle, inter-stage registers are always enabled.
- PC, IR, and the Register File
  - □ Must be enabled when new data are loaded in.
- MuxB, MuxY
  - □ To simplify the required control circuit, the same selection can be maintained in all execution steps.
- MuxMA
  - Must change its selection in different execution steps.
  - □ In Step1:Select PC
  - □ In Step 4 of Load and Store: Select RZ

#### Control Signals For the Datapath

■ Figure 5.18



Figure 5.18 Control signals for the datapath.

#### Recall Instruction Encoding

■ Figure 5.12



Figure 5.12 Instruction encoding.

#### Register File Control Signals

- Part of Figure 5.18
  - □ RF\_write
  - □ C\_select



#### **ALU Control Signals**

- Part of Figure 5.18 (ctd.)
  - □ B\_selcet
  - □ ALU\_op
  - □ Condition signals



#### Result Selection Control Signals

Part of Figure 5.18 (ctd.)

☐ Y\_select



#### Processor-Memory Interface Signals

- Figure 5.19
  - ■MA\_select
  - ■MEM\_read
  - MEM\_write
  - □ MFC

MEM\_read and MEM\_write are used to initiate a memory Read or a memory Write operation.



Figure 5.19 Processor-memory interface and IR control signals.

#### IR Control Signals (1)

- Figure 5.19
  - □ IR\_enable

During a fetch step, IR\_enable must be activated only after the MFC signal is asserted.



Figure 5.19 Processor-memory interface and IR control signals.

#### IR Control Signals (2)

#### ■ Figure 5.19 (ctd.)

#### □ Extend

immediate value: be extended to a 32-bit value. Assume that the immediate value is used in three different ways:

- (a) A 16-bit value is signextended for use in arithmetic operations.
- (b) A 16-bit value is padded with zeros to the left for use in logic operations.
- (c)A 26-bit value is padded with 2 zeros to the right and the 4 high-order bits of the PC are appended to the left for use in subroutine-call instructions.



Figure 5.19 Processor-memory interface and IR control signals.

# Instruction Address Generator Control Signals

- Figure 5.20
  - □ PC select
  - □PC enable
  - □ INC\_select



Figure 5.20 Control signals for the instruction address generator.

### Summary

- ■知识点: Control Signals
- ■掌握程度
  - □给出数据通路图,理解各个控制信号。