S3C8478/C8475/P8475 PRODUCT OVERVIEW

1

# PRODUCT OVERVIEW

#### SAM87RC PRODUCT FAMILY

Samsung's new SAM87RC family of 8-bit single-chip CMOS microcontrollers offers a fast and efficient CPU, a wide range of integrated peripherals, and various mask-programmable ROM sizes.

Timer/counters with selectable operating modes are included to support real-time operations. Many SAM87RC microcontrollers have an external interface that provides access to external memory and other peripheral devices.

A sophisticated interrupt structure recognizes up to eight interrupt levels. Each level can have one or more interrupt sources and vectors. Fast interrupt processing (within a minimum six CPU clocks) can be assigned to one interrupt level at a time.

# S3C8478/C8475 MICROCONTROLLER

The S3C8478/C8475 single-chip 8-bit microcontroller is designed for useful 10-bit resolution A/D converter, UART, PWM application field. Its powerful SAM87RC CPU architecture includes. The internal register file is logically expanded to increase the on-chip register space.

The S3C8478/C8475 has 8/16K bytes of on-chip program ROM. Following Samsung's modular design approach, the following peripherals are integrated with the SAM87RC core:

- Large number of programmable I/O ports (42 SDIP: 34 pins, 44 QFP: 36 pins)
- One asynchronous UART module
- Analog-to-digital converter with eight input channels and 10-bit resolution
- One 8-bit basic timer for watchdog function
- One 8-bit timer/counter with three operating modes (Timer 0)
- One general-purpose 16-bit timer/counters with three operating modes (Timer 1)

The S3C8478/C8475 is a versatile general-purpose microcontroller that is ideal for use in a wide range of electronics applications requiring complex timer/counter, PWM, capture, and UART. It is available in a 42-pin SDIP or 44-pin QFP package.

### **OTP**

The S3C8475 is an OTP (One Time Programmable) version of the S3C8478/C8475 microcontroller. The S3C8475 microcontroller has an on-chip 16K-byte one-time-programmable EPROM instead of a masked ROM. The S3C8475 is comparable to the S3C8478/C8475, both in function in D.C. electrical characteristics and in pin configuration.



PRODUCT OVERVIEW S3C8478/C8475/P8475

#### **FEATURES**

#### **CPU**

SAM87RC CPU core

#### Memory

- 272-byte general purpose register area
- 8/16K-byte internal program memory

#### **Instruction Set**

- 79 instructions
- IDLE and STOP instructions added for power-down modes

# **Instruction Execution Time**

333 ns at 12 MHz f<sub>OSC</sub> (minimum)

#### Interrupts

- 14 interrupt sources and 14 vectors
- Eight interrupt levels
- · Fast interrupt processing

#### General I/O

- Five I/O ports (total 36 pins)
- Four bit-programmable ports
- Two n-channel open-drain output port

# Timer/Counters

- One 8-bit basic timer for watchdog function
- One 8-bit timer/counter with three operating modes (timer 0)
- One 16-bit general-purpose timer/counters with three operation modes (timer 1)

#### **UART**

- One UART module
- Full duplex serial I/O interface with three UART modes

#### A/D Converter

- Eight analog input pins
- 10-bit conversion resolution
- 20 µs conversion time (10 MHz CPU clock)

# **Buzzer Frequency Output**

• 200 Hz to 20 kHz signal can be generated

### **Oscillator Frequency**

- 1 MHz to 12 MHz external crystal oscillator
- Maximum 12 MHz CPU clock

### **Operating Temperature Range**

•  $-40^{\circ}$ C to  $+85^{\circ}$ C

#### **Operating Voltage Range**

• 1.8 V to 5.5 V

#### **Package Types**

42-pin SDIP, 44-pin QFP



S3C8478/C8475/P8475 PRODUCT OVERVIEW

# **BLOCK DIAGRAM**



Figure 1-1. Block Diagram

PRODUCT OVERVIEW S3C8478/C8475/P8475

#### **PIN ASSIGNMENTS**



Figure 1-2. Pin Assignment Diagram (42-Pin SDIP Package)



S3C8478/C8475/P8475 PRODUCT OVERVIEW



Figure 1-3. Pin Assignment Diagram (44-Pin QFP Package)



PRODUCT OVERVIEW S3C8478/C8475/P8475

Table 1-1. S3C8478/C8475 Pin Descriptions

| Pin                                     | Pin  | Pin Description                                                                                                                                                                                          | Circuit | Pin                               | Share                             |
|-----------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------|-----------------------------------|
| Name                                    | Туре |                                                                                                                                                                                                          | Number  | Number                            | Pins                              |
| P0.0–P0.7                               | I/O  | Nibble-programmable I/O port for Schmitt trigger input or push-pull, open-drain output. Pull-up resistors are assignable by software.                                                                    | E       | 8-1<br>(2-1,<br>43-38)            | _                                 |
| P1.0-P1.5                               | I/O  | Bit-programmable I/O port for Schmitt trigger input or push-pull output. Pull-up resistors are assignable by software. Port 1 pin can also by used as alternative function (T0, T1CK, T1, BUZ, RxD, TxD) | D       | 42-37<br>(37-32)                  | T0, T1CK,<br>T1, BUZ,<br>RxD, TxD |
| P2.0-P2.7                               | I/O  | Bit-programmable I/O port for Schmitt trigger input or push-pull output. Pull-up resistors are assignable by software. Port 2 pins can also be used as external interrupt.                               | D       | 19-26<br>(13-20)                  | INT0-<br>INT7                     |
| P3.0-P3.7                               | I/O  | Bit-programmable I/O port for Schmitt trigger input or push-pull output. Pull-up resistors are assignable by software. Port 3 pins can also be used as A/D converter by software.                        | F       | 29-36<br>(24-31)                  | ADC0-<br>ADC7                     |
| P4.0-P4.3                               | I/O  | Bit-programmable I/O port for Schmitt trigger input or push-pull, open-drain output. Pull-up resistors are assingable by software.                                                                       | Е       | 17-16,<br>10-9<br>(11-10,<br>4-3) | _                                 |
| P4.4-P4.5                               | 0    | Push-pull output only                                                                                                                                                                                    | С       | (44, 21)                          | _                                 |
| X <sub>IN,</sub> X <sub>OUT</sub>       | -    | Crystal or ceramic oscillator signal for system clock.                                                                                                                                                   | 1       | 14, 13<br>(8, 7)                  | _                                 |
| RESET                                   | I    | System reset signal input pin.                                                                                                                                                                           | В       | 18 (12)                           | _                                 |
| TEST                                    | I    | Test signal input pin (for factory use only; muse be connected to $V_{SS}$ )                                                                                                                             | _       | 15 (9)                            | _                                 |
| AV <sub>REF</sub> ,<br>AV <sub>SS</sub> | -    | A/D converter reference voltage input and ground                                                                                                                                                         | -       | 27, 28<br>(22, 23)                | -                                 |
| V <sub>DD</sub> , V <sub>SS</sub>       | _    | Voltage input pin and ground                                                                                                                                                                             | -       | 11, 12<br>(5, 6)                  | _                                 |
| T0                                      | I/O  | Timer 0 capture input or PWM output pin                                                                                                                                                                  | D       | 42 (37)                           | P1.0                              |
| T1CK                                    | I    | Timer 1 external clock input pin                                                                                                                                                                         | D       | 41 (36)                           | P1.1                              |
| T1                                      | I/O  | Timer 1 capture input or PWM output pin                                                                                                                                                                  | D       | 40 (35)                           | P1.2                              |
| BUZ                                     | 0    | 200Hz-20kHz frequency output for buzzer sound                                                                                                                                                            | D       | 39 (34)                           | P1.3                              |
| RxD                                     | I/O  | UART receive and transmit input or output                                                                                                                                                                | D       | 38 (33)                           | P1.4                              |
| TxD                                     | 0    | UART transmit output                                                                                                                                                                                     | D       | 37 (32)                           | P1.5                              |
| INT0-INT7                               | I    | External interrupt input                                                                                                                                                                                 | E       | 19-26<br>(13-20)                  | P2.0-P2.7                         |
| ADC0-<br>ADC7                           | l    | A/D converter input                                                                                                                                                                                      | F       | 29-36<br>(24-31)                  | P3.0-P3.7                         |

NOTE: Pin numbers shown in parentheses "( )" are for the 44-pin QFP package.



S3C8478/C8475/P8475 PRODUCT OVERVIEW

# **PIN CIRCUIT DIAGRAMS**



Figure 1-4. Pin Circuit Type A



Figure 1-6. Pin Circuit Type C



Figure 1-5. Pin Circuit Type B



Figure 1-7. Pin Circuit Type D

PRODUCT OVERVIEW S3C8478/C8475/P8475



Figure 1-8. Pin Circuit Type E



Figure 1-9. Pin Circuit Type F

14

# **ELECTRICAL DATA**

# **OVERVIEW**

In this chapter, S3C8478/C8475 electrical characteristics are presented in tables and graphs. The information is arranged in the following order:

- Absolute maximum ratings
- Input/output capacitance
- D.C. electrical characteristics
- A.C. electrical characteristics
- Oscillation characteristics
- Oscillation stabilization time
- Data retention supply voltage in stop mode
- UART timing characteristics in mode 0
- A/D converter electrical characteristics



Table 1. Absolute Maximum Ratings

 $_{A} = 25 \,^{\circ}\text{C})$ 

| Parameter                | Symbol           | Conditions                              | Rating                   | Unit |
|--------------------------|------------------|-----------------------------------------|--------------------------|------|
| Supply Voltage           | $V_{DD}$         | -                                       | -0.3 to +6.5             | V    |
| Input Voltage            | V <sub>I</sub>   | All ports                               | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Output Voltage           | Vo               | All output ports                        | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Output Current High      | I <sub>OH</sub>  | One I/O pin active                      | <b>– 18</b>              | mA   |
|                          |                  | All I/O pins active                     | - 60                     |      |
| Output Current Low       | I <sub>OL</sub>  | One I/O pin active                      | + 30                     | mA   |
|                          |                  | Total pin current for ports 1, 2, and 3 | + 100                    |      |
|                          |                  | Total pin current for ports 0 and 4     | + 200                    |      |
| Operating<br>Temperature | T <sub>A</sub>   | -                                       | -40 to +85               | °C   |
| Storage Temperature      | T <sub>STG</sub> | _                                       | -65 to +150              | °C   |



**Table 14-2. D.C. Electrical Characteristics** 

(T<sub>A</sub> =  $-40\,^{\circ}$ C to  $+85\,^{\circ}$ C, V<sub>DD</sub> =  $1.8\,$ V to  $5.5\,$ V)

| Parameter                      | Symbol            | Test Co                                           | nditions                                 | Min                  | Тур | Max                    | Unit      |
|--------------------------------|-------------------|---------------------------------------------------|------------------------------------------|----------------------|-----|------------------------|-----------|
| Input High<br>Voltage          | V <sub>IH1</sub>  | Ports 0, 1, 2, 3 ,4<br>and RESET                  | $V_{DD} = 2.7 \text{ to } 5.5 \text{ V}$ | 0.8 V <sub>DD</sub>  | -   | V <sub>DD</sub>        | V         |
|                                | V <sub>IH3</sub>  | X <sub>IN,</sub> and X <sub>OUT</sub>             |                                          | V <sub>DD</sub> -0.1 |     |                        |           |
| Input Low<br>Voltage           | V <sub>IL1</sub>  | Ports 0, 1, 2, 3, 4 and RESET                     | $V_{DD} = 2.7 \text{ to } 5.5 \text{ V}$ | _                    | -   | 0.2<br>V <sub>DD</sub> | V         |
|                                | V <sub>IL3</sub>  | X <sub>IN</sub> and X <sub>OUT</sub>              |                                          |                      |     | 0.1                    |           |
| Output High<br>Voltage         | V <sub>OH</sub>   | $I_{OH} = -1 \text{ mA}$<br>Ports 0, 1, 2, 3, 4   | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | V <sub>DD</sub> -1.0 | -   | _                      |           |
| Output Low<br>Voltage          | V <sub>OL1</sub>  | I <sub>OL</sub> = 15 mA  Port 0, and 4            | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | -                    | 0.4 | 2.0                    | V         |
|                                | V <sub>OL2</sub>  | I <sub>OL</sub> = 4 mA<br>Ports 1, 2, and 3       | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ |                      | 0.4 | 2.0                    | V         |
| Input High<br>Leakage Current  | I <sub>LIH1</sub> | All input pins except I <sub>LIH2</sub> and RESET | $V_{IN} = V_{DD}$                        | -                    | -   | 1                      | uA        |
|                                | I <sub>LIH2</sub> | X <sub>IN,</sub> and X <sub>OUT</sub>             | $V_{IN} = V_{DD}$                        |                      |     | 20                     |           |
| Input Low<br>Leakage Current   | I <sub>LIL1</sub> | All input pins except I <sub>LIL2</sub>           | V <sub>IN</sub> = 0 V                    | _                    | -   | - 1                    | uA        |
|                                | I <sub>LIL2</sub> | X <sub>IN,</sub> and X <sub>OUT</sub>             | V <sub>IN</sub> = 0 V                    |                      |     | - 20                   |           |
| Output High<br>Leakage Current | I <sub>LOH</sub>  | All output pins                                   | $V_{OUT} = V_{DD}$                       | -                    | -   | 2                      | uA        |
| Output Low<br>Leakage Current  | I <sub>LOL</sub>  | All output pins                                   | V <sub>OUT</sub> = 0 V                   | -                    | _   | -2                     | uA        |
| Pull-up Resistor               | R <sub>P1</sub>   | $V_{IN} = 0 \text{ V}, \text{ Ports } 0-4$        | $V_{DD} = 5 V$                           | 30                   | 47  | 70                     | $K\Omega$ |
|                                | R <sub>P1</sub>   | RESET                                             | $V_{DD} = 5 V$                           | 100                  | 200 | 350                    |           |
| Supply Current                 | I <sub>DD1</sub>  | RUM mode<br>12 MHz CPU clock                      | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | _                    | 10  | 20                     | mA        |
|                                |                   | 3 MHz CPU clock                                   | $V_{DD} = 1.8 \text{ to } 2.2 \text{ V}$ |                      | 1.1 | 3                      |           |
|                                | I <sub>DD2</sub>  | Idle mode<br>12 MHz CPU clock                     | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ | _                    | 4   | 8                      |           |
|                                |                   | 3 MHz CPU clock                                   | $V_{DD} = 1.8 \text{ to } 2.2 \text{ V}$ |                      | 0.6 | 1.5                    |           |
|                                | I <sub>DD3</sub>  | Stop mode                                         | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}$ |                      | 0.1 | 5                      | uA        |
|                                |                   |                                                   | $V_{DD} = 1.8 \text{ to } 2.2 \text{ V}$ |                      | 0.1 | 3                      |           |



ELECTRICAL DATA S3C8478/C8475/P8475

# **Table 14-3. A.C. Electrical Characteristics**

 $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 4.5 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ 

| Parameter                          | Symbol                                   | Conditions                              | Min | Тур | Max | Unit |
|------------------------------------|------------------------------------------|-----------------------------------------|-----|-----|-----|------|
| Interrupt Input<br>High, Low Width | t <sub>INTH</sub> ,<br>t <sub>INTL</sub> | Ports 2<br>V <sub>DD</sub> = 5 V ± 10 % | I   | 200 | -   | ns   |
| RESET Input<br>Low Width           | t <sub>RSL</sub>                         | Input $V_{DD} = 5 V \pm 10 \%$          | ı   | 1   | _   | μs   |



**Figure 14-1. Input Timing Measurement Points** 

**Table 14-4. Oscillation Characteristics** 

$$(T_A = -40 \,^{\circ}C + 85 \,^{\circ}C)$$

| Oscillator      | Clock Circuit  | Test Condition                                     | Min | Тур | Max | Unit |
|-----------------|----------------|----------------------------------------------------|-----|-----|-----|------|
| Main Crystal or |                | $V_{DD} = 4.5 \text{ V}$ to 5.5 V                  | 1   | _   | 12  | MHz  |
| Ceramic         |                | V <sub>DD</sub> = 2.7 V to 4.5 V                   |     |     | 8   |      |
|                 | XIN XOUT C1 C2 | V <sub>DD</sub> = 1.8 V to 2.7 V                   |     |     | 3   |      |
| External Clock  |                | $V_{DD} = 4.5 \text{ V} \text{ to } 5.5 \text{ V}$ | 1   | _   | 12  | MHz  |
| (Main System)   |                | $V_{DD} = 2.7 \text{ V} \text{ to } 4.5 \text{ V}$ |     |     | 8   |      |
|                 | XIN XOUT       | V <sub>DD</sub> = 1.8 V to 2.7 V                   |     |     | 3   |      |

ELECTRICAL DATA S3C8478/C8475/P8475



Figure 14-2. Operating Voltage Range

Table 14-5. Oscillation Stabilization Time

 $(T_A = -40 \,^{\circ}C + 85 \,^{\circ}C, V_{DD} = 1.8 \,^{\circ}V \text{ to } 5.5 \,^{\circ}V)$ 

| Oscillator                      | Test Condition                                                                                          | Min | Тур                               | Max | Unit |
|---------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----------------------------------|-----|------|
| Main Crystal                    | f <sub>OSC</sub> > 1.0 kHz;                                                                             | _   | _                                 | 20  | ms   |
| Main Ceramic                    | Oscillation stabilization occurs when V <sub>DD</sub> is equal to the minimum oscillator voltage range. | _   | _                                 | 10  | ms   |
| External Clock<br>(Main System) | $X_{IN}$ input High and Low width $(t_{XH},t_{XL})$                                                     | 25  | -                                 | 500 | ns   |
| Oscillator                      | t <sub>WAIT</sub> when released by a reset <sup>(1)</sup>                                               | _   | 2 <sup>16</sup> /f <sub>OSC</sub> | _   | ms   |
| Stabilization<br>Wait Time      | t <sub>WAIT</sub> when released by an interrupt (2)                                                     | _   | _                                 | _   | ms   |

# NOTES:

- 1.  $f_{\mbox{OSC}}$  is the oscillator frequency.
- The duration of the oscillator stabilization wait time, t<sub>WAIT</sub>, when it is released by an interrupt is determined by the settings in the basic timer control register, BTCON.



# Table 14-6. UART Timing Characteristics in Mode 0 (10 MHz)

 $(T_A = -40^{\circ}C \text{ to } + 85^{\circ}C, V_{DD} = 1.8 \text{ V to } 5.5 \text{ V}, \text{Load capacitance} = 80 \text{ pF})$ 

| Parameter                                | Symbol                               | Min                   | Тур                | Max | Unit |
|------------------------------------------|--------------------------------------|-----------------------|--------------------|-----|------|
| Serial port clock cycle time             | t <sub>SCK</sub>                     | 500                   | $t_{CPU} \times 6$ | 700 | ns   |
| Output data setup to clock rising edge   | t <sub>S1</sub>                      | 300                   | $t_{CPU} \times 5$ | _   |      |
| Clock rising edge to input data valid    | t <sub>S2</sub>                      | _                     | _                  | 300 |      |
| Output data hold after clock rising edge | t <sub>H1</sub>                      | t <sub>CPU</sub> - 50 | t <sub>CPU</sub>   | -   |      |
| Input data hold after clock rising edge  | t <sub>H2</sub>                      | 0                     | -                  | -   |      |
| Serial port clock High, Low level width  | t <sub>HIGH</sub> , t <sub>LOW</sub> | 200                   | $t_{CPU} \times 3$ | 400 |      |

#### NOTES:

- 1. All timings are in nanoseconds (ns) and assume a 10-MHz CPU clock frequency.
- 2. The unit  $t_{CPU}$  means one CPU clock period.



Figure 14-3. Waveform for UART Timing Characteristics

ELECTRICAL DATA S3C8478/C8475/P8475



Figure 14-4. A.C. Timing Waveform for the UART Module



Table 14-7. Data Retention Supply Voltage in Stop Mode

 $(T_A = -40 \,^{\circ}\text{C to } + 85 \,^{\circ}\text{C}, V_{DD} = 1.8 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ 

| Parameter                        | Symbol            | Conditions                           | Min | Тур | Max | Unit |
|----------------------------------|-------------------|--------------------------------------|-----|-----|-----|------|
| Data Retention<br>Supply Voltage | V <sub>DDDR</sub> | Stop mode                            | 1.8 | -   | 5.5 | V    |
| Data Retention<br>Supply Current | I <sub>DDDR</sub> | Stop mode, V <sub>DDDR</sub> = 1.8 V | _   | 0.1 | 5   | μΑ   |

NOTE: Supply current does not include current drawn through internal pull-up resistors or external output current loads.



Figure 14-5. Stop Mode Release Timing When Initiated by a Reset



Figure 14-6. Schmitt Trigger Input Characteristics



ELECTRICAL DATA S3C8478/C8475/P8475

# Table 14-8. A/D Converter Electrical Characteristics

(T<sub>A</sub> =  $-40^{\circ}$ C to  $+85^{\circ}$ C, V<sub>DD</sub> = 2.7 V to 5.5 V, V<sub>SS</sub> = 0 V)

| Parameter                    | Symbol            | Test Conditions                                 | Min              | Тур | Max                   | Unit |
|------------------------------|-------------------|-------------------------------------------------|------------------|-----|-----------------------|------|
| Total accuracy               | _                 | V <sub>DD</sub> = 5.12 V                        | _                | _   | ± 3                   | LSB  |
| Integral linearity error     | ILE               | CPU clock = 8 MHz<br>AV <sub>REF</sub> = 5.12 V |                  | _   | ± 2                   |      |
| Differential linearity error | DLE               | $AV_{SS} = 0 V$                                 |                  | _   | ± 1                   |      |
| Offset error of top          | EOT               |                                                 |                  | ± 1 | ± 3                   |      |
| Offset error of bottom       | EOB               |                                                 |                  | ± 1 | ± 2                   |      |
| Conversion time (1)          | t <sub>CON</sub>  | f <sub>OSC</sub> = 10 MHz <sup>(3)</sup>        | 20               | _   | _                     | μs   |
| Analog input voltage         | $V_{IAN}$         | _                                               | AV <sub>SS</sub> | _   | AV <sub>REF</sub>     | V    |
| Analog input impedance       | R <sub>AN</sub>   | _                                               | 2                | _   | _                     | МΩ   |
| ADC reference voltage        | AV <sub>REF</sub> | _                                               | 2.5              | _   | V <sub>DD</sub>       | V    |
| ADC reference ground         | AV <sub>SS</sub>  | _                                               | V <sub>SS</sub>  | _   | V <sub>SS</sub> + 0.3 | V    |
| Analog input current         | I <sub>ADIN</sub> | $AV_{CC} = V_{CC} = 5 V$                        | _                | _   | 10                    | μΑ   |
| Analog block current (2)     | I <sub>ADC</sub>  | $AV_{CC} = V_{CC} = 5 V$                        | _                | 1   | 3                     | mA   |
|                              |                   | $AV_{CC} = V_{CC} = 3 V$                        |                  | 0.5 | 1.5                   |      |
|                              |                   | $AV_{CC} = V_{CC} = 5 V$                        |                  | 100 | 500                   | nA   |
|                              |                   | power down mode                                 |                  |     |                       |      |

# NOTES:

<sup>1. &</sup>quot;Conversion time" is the time required from the moment a conversion operation starts until it ends.

<sup>2.</sup> I<sub>ADC</sub> is operating current during A/D conversion.

<sup>3.</sup> f<sub>OSC</sub> is the main oscillator clock.



Figure 14-7. Definition of DLE and ILE



S3C8478/C8475/P8475 MECHANICAL DATA

# 15

# **MECHANICAL DATA**

# **OVERVIEW**

This section contains the following information about the device package:

- Package dimensions in millimeters
- Pad diagram



Figure 15-1. 42-SDIP-600 Package Dimensions



MECHANICAL DATA S3C8478/C8475/P8475



Figure 15-2. 44-QFP-1010 Package Dimensions

S3C8478/C8475/P8475 S3P8475 OTP

# 16 S3P8475 OTP

#### **OVERVIEW**

The S3P8475 single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the S3C8478/C8475 microcontroller. It has an on-chip OTP ROM instead of a masked ROM. The EPROM is accessed by serial data format.

The S3P8475 is fully compatible with the S3C8478/C8475, both in function in D.C. electrical characteristics and in pin configuration. Because of its simple programming requirements, the S3P8475 is ideal as an evaluation chip for the S3C8478/C8475.



Figure 16-1. S3P8475 Pin Assignments (42-SDIP Package)



S3P8475 OTP S3C8478/C8475/P8475



Figure 16-2. S3P8475 Pin Assignments (44-QFP Package)

S3C8478/C8475/P8475 S3P8475 OTP

Table 16-1. Descriptions of Pins Used to Read/Write the EPROM

| Main Chip                        |                                  | During Programming |     |                                                                                                                                                                                                    |  |  |  |  |
|----------------------------------|----------------------------------|--------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin Name                         | Pin Name                         | Pin No.            | I/O | Function                                                                                                                                                                                           |  |  |  |  |
| P4.3                             | SDAT                             | 9(3)               | I/O | Serial data pin. Output port when reading and input port when writing. Can be assigned as a Input/push-pull output port.                                                                           |  |  |  |  |
| P4.2                             | SCLK                             | 10(4)              | I   | Serial clock pin. Input only pin.                                                                                                                                                                  |  |  |  |  |
| TEST                             | $V_{PP}$                         | 14(16)             | I   | Power supply pin for EPROM cell writing (indicates that OTP enters into the writing mode). When 12.5 V is applied, OTP is in writing mode and when 5 V is aplied, OTP is in reading mode. (Option) |  |  |  |  |
| RESET                            | RESET                            | 18(12)             | I   | Chip Initialization                                                                                                                                                                                |  |  |  |  |
| V <sub>DD</sub> /V <sub>SS</sub> | V <sub>DD</sub> /V <sub>SS</sub> | 11(5)/12(6)        | _   | Logic power supply pin. V <sub>DD</sub> should be tied to +5 V during programming.                                                                                                                 |  |  |  |  |

NOTE: () means 44 QFP package.

Table 16-2. Comparison of S3C8475 and S3C8478/C8475 Features

| Characteristic                       | S3C8475                                              | S3C8478/C8475             |
|--------------------------------------|------------------------------------------------------|---------------------------|
| Program Memory                       | 16-Kbyte EPROM                                       | 8/16-Kbyte mask ROM       |
| Operating Voltage (V <sub>DD</sub> ) | 1.8 V to 5.5 V                                       | 1.8 V to 5.5 V            |
| OTP Programming Mode                 | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (EA) = 12.5 V |                           |
| Pin Configuration                    | 42 SDIP/44 QFP                                       | 42 SDIP/44 QFP            |
| EPROM Programmability                | User Program 1 time                                  | Programmed at the factory |

# **OPERATING MODE CHARACTERISTICS**

When 12.5 V is supplied to the  $V_{PP}$  (TEST) pin of the S3C8475, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 16-3 below.

Table 16-3. Operating Mode Selection Criteria

| V <sub>DD</sub> | V <sub>PP</sub><br>(TEST) | REG/<br>MEM | ADDRESS<br>(A15-A0) | R/W | MODE                  |
|-----------------|---------------------------|-------------|---------------------|-----|-----------------------|
| 5 V             | 5 V                       | 0           | 0000H               | 1   | EPROM read            |
|                 | 12.5 V                    | 0           | 0000H               | 0   | EPROM program         |
|                 | 12.5 V                    | 0           | 0000H               | 1   | EPROM verify          |
|                 | 12.5 V                    | 1           | 0E3FH               | 0   | EPROM read protection |

NOTE: "0" means Low level; "1" means High level.

