

#### **Features**

- Bluetooth v4.2 specification compliant, supports BR/EDR
- Bluetooth radio includes integrated balun
- Support A2DP 1.3.1, HFP 1.5 and AVRCP 1.6.1
- Up to 178 MHz RISC MCU and 178 MHz Voice Co-Processor(VoC) DSP core
- Internal MCU ROM and RAM, VoC memory and in-package serial flash memory.
- Various serial interfaces: USB 1.1 FS, UART,
   I2C Master and SPI Master, SD Card
   Interface, IR receiver
- Support analog key
- Up to 4 PWM output
- Independent powered Real-Time Clock
- Two channel 24 bits voice ADC and 24 bits stereo DAC, supports sample rate of 8, 11.025, 12, 16, 22.05, 32, 44.1, 48 and 96 KHz
- Audio interfaces: PCM/I2S, analog stereo line in
- Support MP3/SBC/WMA/ACC decoder
- Support audio playback from SD/USB card
- Support two Line in or two analog/ digital MIC or one analog MIC + one digital MIC.
- Support mix of Line in and MIC input with wide range of programmable analog gain settings
- Integrated broadcast FM tuner which can be tuned word-wide frequency band
- Debug host interface allowing non-intrusive in depth investigation GDB debugger
- Internal 32K OSC for standby, shutoff and sleep state
- Integrated LDO
- Integrated Battery charger
- Low power consumption in both active and sleep mode, less than 20mA when playing music

### RDA5856ETE

High performance, highly integrated multi-media system-on-chip solution with bluetooth connectivity

### **General Description**

RDA5856ETE is a high performance, highly integrated multi-media system-on-chip solution with Bluetooth connectivity, which specialized in music and audio applications.

Integrating all essential electronic components, including baseband, bluetooth transceiver, power management, FM receiver onto a single system on chip, RDA5856ETE offers best in class bill of materials, space requirement and cost/feature ratio for bluetooth music and audio application.

## **Applications**

- Bluetooth speakers
- Bluetooth music box
- Bluetooth headset or headphone

The up to 178 MHz Voice Co-Processor supports various audio applications. The integrated audio codec supports two channels DAC and one channel ADC. Playback form SD card and USB card are also supported.



# **Table of Contents**

| Tabl | e of Cor | ntents                           | 2  |
|------|----------|----------------------------------|----|
| 1.   | Produ    | ct Details                       | 3  |
| 2.   | Packa    | ge and Pinout                    | 4  |
|      | 2.1. P   | in Assignment                    | 4  |
|      | 2.2. P   | in Description                   | 4  |
|      | 2.3. P   | ackage Dimensions                | 7  |
| 3.   | Funct    | ion Block Diagram                | 7  |
| 4.   | Clock    | and Reset                        | 7  |
| 5.   | MCU.     |                                  | 8  |
| 6.   | USB      |                                  | 8  |
| 7.   |          |                                  |    |
| 8.   | Flash    | Controller                       | 9  |
| 9.   | DMA.     |                                  | 9  |
| 10.  |          |                                  |    |
| 11.  |          | ИС Controller                    |    |
| 12.  | Timer    |                                  | 10 |
| 13.  |          |                                  |    |
| 14.  |          |                                  |    |
| 15.  | •        | g Host                           |    |
| 16.  | SPI M    | aster                            | 11 |
| 17.  |          | aster                            |    |
| 18.  |          | reiver                           |    |
| 19.  |          | dar                              |    |
| 20.  |          |                                  |    |
| 21.  |          | Codec                            |    |
| 22.  |          | r Management                     |    |
| 23.  |          | ooth Transceiver                 |    |
| 24.  |          |                                  |    |
| 25.  |          | ical Characteristics             |    |
|      | 25.1.    | BT RF Specifications             |    |
|      | 25.2.    | FM RF Specifications             |    |
|      | 25.3.    | Audio Characteristics            |    |
|      | 25.4.    | Recommended Operating Conditions |    |
|      | 25.5.    | GPIO Driver Current              |    |
| 26.  | Softw    | are                              | 18 |
| 27.  | Revisi   | on History                       | 20 |



#### 1. Product Details

#### **Bluetooth Radio**

- Fully compliant with Bluetooth radio specification 4.2 including basic rate and EDR.
- On-chip Balun which combines the balanced outputs of the PA on transmit and produces the balanced input signals for the LNA.

### Microcontrollers

- RDA proprietary 16/32 bit processor
- Reduced Instruction Set Architecture
- Efficient 6-stage instruction pipeline

#### **Voice Co-Processor**

- RDA Internal designed Voice DSP core
- Two 16x16 -> 32 Multipliers
- Bi-MAC (two accumulations on the same register per cycle)
- Eight 16 bit general purpose registers and four 32 bit general purpose registers

#### **Audio Interface**

- Audio codec with 24 bits stereo DAC and two channel 24 bits ADC
- Support sample rate of 8, 11.025, 12, 16, 22.05, 32, 44.1, 48 and 96 KHz.
- Support Dual Analog MIC and Dual Digital MIC or one Analog MIC + one Digital MIC

### **Peripheral and Interfaces**

- Debug host for debug and normal UART
- UART interface
- USB 1.1 full speed interface, support USB audio
- SDMMC controller for SD card
- I2C master for external modules access
- SPI master for external modules access
- I2S interface which is compatible with PCM interface, support configurable MCLK output

- Up to 10 GPIOs
- IR receiver

### **Integrated Power Management**

- Multiple LDOs
- Low power mode supported

### **Package Options**

■ eTSSOP24



## 2. Package and Pinout

### 2.1. Pin Assignment



Figure 1 Pin Assignment

## 2.2. Pin Description

Table 1 Pin Types

| Description          |  |  |  |  |
|----------------------|--|--|--|--|
| Digital input/output |  |  |  |  |
| Digital input        |  |  |  |  |
| Digital output       |  |  |  |  |
| Analog input         |  |  |  |  |
| Analog output        |  |  |  |  |
| Analog input/output  |  |  |  |  |
| Power                |  |  |  |  |
| Ground               |  |  |  |  |
|                      |  |  |  |  |

**Table 2 Pin Description** 

| Table 2 Tim Description |         |      |                                                                                                                                                                                                            |  |  |  |  |  |
|-------------------------|---------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PIN NO                  | NAME    | TYPE | DESCRIPTION                                                                                                                                                                                                |  |  |  |  |  |
| 1                       | FM_ANT  | A, I | FM receiver input                                                                                                                                                                                          |  |  |  |  |  |
| 2                       | GPIO<1> | 1/0  | Multiple functions configured by GPIO<1> func_sel. 0: I2C slave clock input 1: General purpose input/output 2: I2C master clock 3: UART TXD 4: SD clock 5: IR RXD 6: SPI clock 7: PWM output 3 8: I2S BCLK |  |  |  |  |  |
|                         |         |      | 9: Debug host TXD                                                                                                                                                                                          |  |  |  |  |  |



|    |                 |           | 11. CDIO interrupt input 2                                           |
|----|-----------------|-----------|----------------------------------------------------------------------|
| 2  | CDIO 20:        | I/O       | 11: GPIO interrupt input 3                                           |
| 3  | GPIO<2>         | 1/0       | Multiple functions configured by GPIO<2> func_sel. 0: I2C slave data |
|    |                 |           | General purpose input/output                                         |
|    |                 |           | 2: I2C master clock                                                  |
|    |                 |           | 3: UART RXD                                                          |
|    |                 |           | 4: SD command                                                        |
|    |                 |           | 5: IR RXD                                                            |
|    |                 |           | 6: SPI DCX                                                           |
|    |                 |           | 7: PWM output 0                                                      |
|    |                 |           | 8: I2S master clock                                                  |
|    |                 |           | 9: Debug host RXD                                                    |
|    |                 |           | 11: GPIO interrupt input 4                                           |
| 4  | ADC_IN/GPIO<4>  | A,I       | Multiple functions configured by GPIO<4> func_sel.                   |
| 4  | ADC_IIV/GFIO<4> |           | 0: General purpose input/output                                      |
|    |                 | or<br>I/O | 1: Debug host RXD                                                    |
|    |                 | 1/0       | 2: I2C master clock                                                  |
|    |                 |           | 3: UART RXD                                                          |
|    |                 |           | 4: SD data 0                                                         |
|    |                 |           | 5: IR RXD                                                            |
|    |                 |           | 6: SPI DIO                                                           |
|    |                 |           | 7: PWM output 2                                                      |
|    |                 |           | 8: I2S LRCLK                                                         |
|    |                 |           | 10: GPADC0                                                           |
|    |                 |           | 11: GPIO interrupt 2                                                 |
| 5  | GPIO<5>         | I/O       | Multiple functions configured by GPIO<5> func_sel.                   |
|    |                 |           | 0: Debug host clock                                                  |
|    |                 |           | 1: General purpose input/output                                      |
|    |                 |           | 2: I2C master data                                                   |
|    |                 |           | 3: UART RTSn                                                         |
|    |                 |           | 4: SD clock                                                          |
|    |                 |           | 5: IR RXD                                                            |
|    |                 |           | 6: SPI DCX                                                           |
|    |                 |           | 7: PWM output 1                                                      |
|    |                 |           | 8: I2S data in                                                       |
|    |                 |           | 9: Debug host TXD                                                    |
|    |                 |           | 10: GPIO interrupt input 5                                           |
| 6  | GPIO<6>         | I/O       | Multiple functions configured by GPIO<6> func_sel.                   |
|    |                 |           | 0: General purpose input/output                                      |
|    |                 |           | 1: Debug host TXD                                                    |
|    |                 |           | 2: I2C master clock                                                  |
|    |                 |           | 3: UART RXD                                                          |
|    |                 |           | 4: SD command                                                        |
|    |                 |           | 5: IR RXD                                                            |
|    |                 |           | 6: SPI chip select 0                                                 |
|    |                 |           | 7: PWM output 2                                                      |
|    |                 |           | 8: I2S data out                                                      |
|    |                 |           | 9: UART CTSn                                                         |
| -  | 507             |           | 11: GPIO interrupt input 6                                           |
| 7  | RST             | D'4/2     | External reset input, active high                                    |
| 8  | DVDD            | PWR       | Power of digital core                                                |
| 9  | VIO             | PWR       | Power of digital IO                                                  |
| 10 | LED_CHG         | 0         | LED output for charger                                               |
| 11 | VBAT            | PWR       | Battery power supply                                                 |
| 12 | VCHG            | PWR       | Charger power supply                                                 |
| 13 | USB_DN/GPIO<8>  | A, I/O    | Multiple functions configured by GPIO<8> func_sel.                   |
|    |                 | or<br>L/O | 0: General purpose input/output                                      |
|    |                 | I/O       | 1: Debug host clock input                                            |
|    |                 |           | 2: I2C master clock output                                           |
|    |                 |           | 3: UART RXD                                                          |
|    |                 |           | 4: USB DN detect<br>5: PDM clock output                              |
|    |                 |           | 6: SPI master clock output                                           |
|    |                 |           | 7: PWM output 0                                                      |
|    |                 |           | 8: I2S BCLK                                                          |
|    |                 |           | 10: USB DN                                                           |
|    |                 |           | 11: GPIO interrupt input 8                                           |
| 14 | USB_DP/GPIO<9>  | Δ Ι/Ο     | Multiple functions configured by GPIO<9> func_sel.                   |
| 14 | U3D_DF/GPIU<9>  | A, I/O    | 0: General purpose input/output                                      |
|    |                 | or<br>I/O | 1: Debug host RXD                                                    |
|    |                 | 1/0       | 2: I2C master data                                                   |
|    |                 |           | 3: UART TXD                                                          |
|    |                 |           | 4: USB DP detect                                                     |
| 1  |                 |           |                                                                      |
|    |                 |           | L SEPTIM GAIA INDUI                                                  |
|    |                 |           | 5: PDM data input<br>6: SPI chip select 0                            |



|    |                  |        | 7: PWM output 1                                        |
|----|------------------|--------|--------------------------------------------------------|
|    |                  |        | 8: I2S data input                                      |
|    |                  |        | 10: USB DP                                             |
|    |                  |        | 11: GPIO interrupt input 9                             |
| 15 | DACOUT_L         | A, O   | DAC left output                                        |
| 16 | AVDD_CODEC       | PWR    | Power of analogue CODEC                                |
| 17 | LINE_IN/GPIO<11> | A, I   | Multiple functions configured by GPIO<11> func_sel.    |
|    |                  | or     | 0: Debug host TXD                                      |
|    |                  | I/O    | 1: General purpose input/output                        |
|    |                  |        | 2: I2C master data                                     |
|    |                  |        | 3: UART TXD                                            |
|    |                  |        | 4: SD data 0                                           |
|    |                  |        | 5: PDM data                                            |
|    |                  |        | 6: SPI chip select 1                                   |
|    |                  |        | 7: PWM output 3                                        |
|    |                  |        | 8: I2S BCLK                                            |
|    |                  |        | 10: LINE IN                                            |
|    |                  |        | 11: GPIO interrupt input 11                            |
| 18 | MIC_IN/GPIO<10>  | A, I   | Multiple functions configured by GPIO<10> func_sel.    |
|    |                  | or     | 0: Debug host RXD                                      |
|    |                  | I/O    | 1: General purpose input                               |
|    |                  |        | 2: I2C master clock                                    |
|    |                  |        | 3: UART RXD                                            |
|    |                  |        | 4: SD data 1                                           |
|    |                  |        | 5: PDM clock                                           |
|    |                  |        | 6: SPI DIO                                             |
|    |                  |        | 7: PWM output 2                                        |
|    |                  |        | 8: I2S LRCLK                                           |
|    |                  |        | 10: MIC_IN                                             |
|    |                  |        | 11: GPIO interrupt input 10                            |
| 19 | XTAL_1           | A, I   | XTAL input                                             |
| 20 | XTAL_2           | A, O   | XTAL output                                            |
| 21 | AVDD_RF          | PWR    | Power of analogue RF                                   |
| 22 | AVSS             | GND    | Ground of analogue                                     |
| 23 | BT_ANT           | A, I/O | Bluetooth transmitter output/receiver input            |
| 24 | Keysense/GPIO<0> | A,I    | Multiple functions configured by GPIO<0> func_sel and. |
|    |                  | or     | keysense_enb in PMUC.                                  |
|    |                  | I/O    | keysense_enb = 1'b0 – Keysense                         |
|    |                  |        | keysense_enb = 1'b1 -                                  |
|    |                  |        | 0: General purpose input/output                        |
|    |                  |        | 1: Debug host TXD                                      |
|    |                  |        | 2: I2C master clock                                    |
|    |                  |        | 3: UART RXD                                            |
|    |                  |        | 4: SD data 3                                           |
|    |                  |        | 5: IR RXD                                              |
|    |                  |        | 6: SPI clock                                           |
|    |                  |        | 7: PWM output 1                                        |
|    |                  |        | 8: I2S data input                                      |
|    |                  |        | 11: GPIO interrupt input 0                             |



### 2.3. Package Dimensions



## 3. Function Block Diagram



Figure 2 RDA5856ETE Block Diagram

### 4. Clock and Reset

RDA5856ETE has a reference clock input from either a crystal or an external clock source. There are two internal PLLs which use XTAL clock as reference. They are used for system and audio applications.





**Figure 3 Clock Structure** 

RDA5856ETE has several reset sources, as following:

- POR
  - Entire SoC is reset after power supply ramping from 0v to VBAT.
- External Pin Reset
   Entire SoC is reset except PMU.
- Warm Reset
  - ✓ Global soft reset
    - DBB can be reset by set soft reset register in system control register map.
  - ✓ Watch Dog Reset

    DBB will be reset when watch dog timer expired.
  - ✓ Debug Reset DBB will be reset through debug host set its internal register.

### **5.** MCU

RDA RISC is a 16/32-bits processor which using a Reduced Instruction Set Architecture, an efficient 6-stage instruction pipeline, it provides high performance to the system.

- RDA RISC Core.
  - √ 32x32-bit Multiplier.
  - ✓ 32x32-bit -> 64-bit Multiplier Accumulator (MAC) in 2 cycles (pipelined).
  - ✓ Read / Write Buffer.
  - √ 16/32 bit instruction set.
- 32 interrupt sources.
- TCM interface for ROM read

### 6. USB

RDA5856ETE has a full-speed USB interface for communicating with other devices, such as PC or USB card. Both USB PHY and Link layer are integrated. It supports both host and device. USB role detection is included to support USB Type A.

- Operates either as the host/peripheral in point-to-point communications with another USB function or as a function controller for a USB peripheral
- Complies with the USB 1.1 standard for full-speed (12 Mbps) functions
- Supports point-to-point communications with one full- or low-speed device
- Supports Control, Interrupt, Bulk and Isochronous transfer
- 4 Endpoint with FIFOs
  - ✓ One Bi-directional Control Endpoint (EP0)
  - ✓ Three soft configurable bi-directional Endpoints



### 7. VoC

The VoC is designed to process different vocoders. It is developed as a target-specific DSP core, including basic function-call support. It executes the code with very little control intervention from the MCU. It is controlled and configured by the MCU through the AMBA bus.

- Bi-MAC, single test/logic Computational Unit with two 16x16 -> 32-bit multipliers
- Eight 16-bit general purpose registers that can be combined in four 32-bit general purpose registers.
- All 16-bit registers can be used as pointers; four of them are incremental (for easy array addressing).
- Four 32-bit general purpose registers.
- Double stack with random access: for 32-bit & 16-bit values (push, pop).
- Functions call support (jal, return).
- Two zero-cycle loop counters.
- Pointer & Direct addressing modes.
- DMA sub-module for block transfers between external memory and VoC memories.

### 8. Flash Controller

The Flash controller provides instruction/data management on serial Flash devices. A command poll is used to support variable commands for variable flash devices. Flash devices are supported using Standard, Dual or Quad SPI. Besides the normal Flash read mode using register address through RX FIFO, the Flash controller provides an XIP mode, in which CPU can read Flash address range as RAMs.

- Standard, Dual, Quad SPI.
- Command poll to support variable Flash commands, including advanced read commands.
- Normal Read & XIP mode.

#### 9. DMA

RDA5856ETE supports various DMA functions. It supports memory to memory, memory to peripheral, peripheral to memory transfers. For transfers between memory and peripheral, hardware handshake is supported and multiple DMA channels shared with peripherals.

- Support for linear memory transfers.
- Multiple DMA channels
- Support for word, half-word and byte aligned addresses.
- Burst transfer supported
- Interrupt generation at completion of the transaction.
- Can fill a part of the memory with a 32-bit pattern.
- Frame Check Sequence computation

### 10. AIF

The Audio Interface (AIF) module is the audio interface between the system and internal/external audio codec.

- Common features
  - ✓ All common DTMF and Comfort Tones can be generated and gained from -15 dB to 0 dB
  - ✓ Side Tone fully configurable: Mute or amplification from -36 dB to +6 dB
  - ✓ Loop back capabilities for test purposes.



- Serial Interfaces.
  - ✓ MSB/LSB configurable.
  - ✓ Configurable as master or slave.
  - ✓ LRCK/BCLK ratio from 16 to 31.
  - ✓ Supports multiple sample rates (8 kHz; 11.025 kHz; 12 kHz; 16 kHz; 22.05 kHz; 24 kHz; 32 kHz; 44.1 kHz; 48 kHz; 96 kHz).
  - ✓ Fully configurable clock polarity.
  - ✓ Configurable TX/RX data delays.
  - ✓ Support Audio Mode: I2S compatible
  - ✓ Support Voice Mode: One cycle strobe pulse at the beginning of each new sample.
- Parallel Interface
  - ✓ Separate TX and RX strobe lines for synchronization.

### 11. SDMMC Controller

This module connects inner bus and outer SD or MMC card. It receives the inner command and data, transfers it to outer SD or MMC card, and transfer response or data back.

- SD Card Specification Version 2.0
- SDIO Version 1.10
- MMC specification Version 3.1
- Hot insertion and removal of media cards will be considered by GPIO module

#### 12. Timer

There are three different timers.

- 1 24-bit decremental timer for OS, ticks of 16384Hz.
- 1 32-bit incremental hardware delay timer, ticks of 16384Hz.
- 1 24-bit decremental watchdog timer, ticks of 32768Hz.
- Multiple IRQ sources: timers wrap, interval arrives.

### 13. **GPIO**

GPIO module has configurable number of General Purpose Input or Output ports (GPIO).

- Up to 10 GPIOs configurable as input or output.
- Up to 10 GPIOs can generate interrupt.
- Various interrupt triggered mode.
  - ✓ Rising/Falling edge.
  - ✓ High/Low level.

### **14. UART**

RDA5856ETE includes UART which can be used as a serial interface or as an IrDA interface.

- Smooth stop feature (the UART stops after the end of the current word transfer).
- Break generation and detection.
- Supports Automatic Flow Control (CTS and RTS lines).
- Supports low speed IrDA 1.0 SIR mode by adding external hardware.
- DMA capabilities to allow fully automated data transfers.
- Wide selection of programmable interrupts to allow interrupt driven data transfer management.
- Loop Back capabilities for test purposes.



## 15. Debug Host

Debug Host module contains 1 normal Universal Asynchronous Receiver Transmitter channels (UART) and 1 Debug UART. The two UARTs share the same TX/RX engines, which sends and receives byte data from serial interface. Each UART has its own control sub-module and own APB interface. Debug Host module parses the incoming data from serial interface to switch between the normal UART and the Debug UART.

#### Normal UART

The normal UART can be used for traces and other purposes. For APB interface, it is exactly the same to the other UARTs in the system. However, if Debug UART is enabled, it should have the same serial interface configuration as the Debug UART. Some of its configuration options will be masked in this case. To adapt different clock frequency, the normal UART uses asynchronous FIFO, which uses gray code to represent the read and write pointer positions.

#### Debug UART

The Debug UART is specially designed for communicating debug information with a PC host. The serial interface of Debug UART is a simplified version of the normal UART and is less configurable. Each sample is sent serially, has 1 start bit (always zero), 8 data bits, and 1 stop bits (always one). Breaks (data line held low) can be generated and detected allowing resynchronizing the two devices.

### 16. SPI Master

This module is a master interface for a synchronous serial link, it can be configured to be compatible with Motorola SPI or to comply with some various synchronous serial protocols.

- Multiple chip selects and selectable data input.
- Programmable clock polarity.
- Programmable data frame size (from 4 to 32 bits).
- Programmable delay options (time between CS, clocks and data).
- Received pattern matching before filling RX FIFO (SD-MMC read block feature)
- Transmit zero when TX FIFO empty (for generating dummy data during pattern matching read)
- Direct pin control to force value to 0, 1 or input.
- Special read mode with output enable control of the DO pin (selected input should be multiplexed with DO pin to use this feature).

#### 17. I2C Master

RDA5856ETE has I2C master which supports 100Kbps and 400Kbps.

- Compatible with Philips I2C standard
- Multi Master Operation
- Software programmable clock frequency
- Clock stretching and wait state generation
- Software programmable acknowledge bit
- Interrupt or bit-polling driven byte-by-byte data-transfers
- Arbitration lost interrupt, with automatic transfer cancellation
- Start/Stop/Repeated Start/Acknowledge generation
- Start/Stop/Repeated Start detection
- Bus busy detection
- Supports 7 and 10 bit addressing mode



Operates from a wide range of input clock frequencies

### 18. IR Receiver

The IR receiver module performs serial-to-parallel conversion on received data from a peripheral device. It supports NEC, RC-5 and Philips 9012 mode.

- Support 3 IR modes, NEC, RC-5 and Philips 9012
- Store data code and user code
- Support data code and user code verify
- Enable interrupt when data received
- Configurable frame time, bit time, high-time and low-time

### 19. Calendar

The calendar module provides date and time information. It works on the 32.768 KHz oscillator with independent power supply. In addition to provide timing data, alarm interrupt is generated and it is also used to power-up the baseband core by sending wakeup signal.

- Independent power supply.
- Counters for second, minute, hour, day, month, year and day of week.
- Maxim day of each month stored in module, leap year supported.
- Alarm generate, wakeup triggered by alarm. Alarm IRQ.
- Periodical IRQ for certain intervals.

### 20. PWM

The PWM module generates 4 independent PWM outputs, utilizing 3 specialized modulation schemes. All PWM outputs can be configured to PWL, PWT and LPG mode.

- Pulse Width Tone (PWT)
  - ✓ Generates square wave output capable of driving piezo electric speaker
  - √ Variable frequency between 349Hz and 5276Hz with 12 half-tone frequencies per octave
  - ✓ Volume control
- Light Pulse Generation (LPG)
  - ✓ Adjustable PWM frequency is from 0.01Hz ~ 6.5MHz
  - ✓ Adjustable on-time/off-time is from 0.77us to 50s.
  - ✓ Customized output mode for square wave
- Pulse Width Light (PWL)
  - ✓ Pseudo random bit sequence with output on-time proportional to a programmed threshold value
  - ✓ Minimizes flicker

### 21. Audio Codec

The audio codec has dual channel voice ADC and audio DAC, which supports stereo voice input and stereo audio output. It also has flexible mixing and loopback paths to support variable scenario requirements, such as side tone, FM recording and etc.

- Dual channel 24 bits ADC and 24 bits stereo DAC
- Support dual digital MIC
- Stereo input for voice and audio band, input resistance is typically 4KΩ.



- Integrated mic bias which don't need external load capacitor with configurable output voltage
- Stereo outputs are supported, could drive  $16\Omega/32\Omega$  headphone, or act as line-out.
- Support sample rate of 8, 11.025, 12, 16, 22.05, 24, 32, 44.1, 48 and 96 KHz.
- Configurable gain for audio input and output path, gains control is implemented in both digital and analog.
- Stereo FM playback.
- Flexible audio/voice path mixing/loopback.

## 22. Power Management

RDA5856ETE uses battery as power source, and PMU integrated multiple LDOs.

PMU performs a POR once battery is connected which resets all components in chip. A dedicated pin is allocated to support external global reset function. PMU can be configured to use DIP switch or press button as power switch.

To achieve low power target in various scenarios, PMU supports quick enter to deep sleep mode from active mode and quick wakeup from deep sleep mode to active mode.

### 23. Bluetooth Transceiver

RDA5856ETE integrates Bluetooth baseband and radio which has been designed to provide low power, low cost and robust communications for Bluetooth application. It is fully compliant with Bluetooth radio specification 4.2 including BR, EDR up to 3Mbps. RDA5856ETE contains an on-chip Balun which combines the balanced outputs of the PA on transmit and produces the balanced input signals for the LNA.

#### Baseband

The BT baseband core handles packet and bit stream processing including packing/unpacking for different packet types, error checking, whitening/de-whitening, error correction, and encryption/decryption and so on.

- ✓ Compliant with Bluetooth 4.2 + EDR specification
  - Support BR, EDR 2M/3M
  - Support SCO/eSCO
- ✓ Bluetooth Piconet and Scatternet support
- ✓ Low power support and optimization
  - Support AFH
  - Sniff Subrating
  - Enhance Inquiry Response
  - Sleep on 32.768KHz clock
- ✓ Test Mode support
  - BR/EDR Transmitter test and Loopback test
  - Fixed pattern, PRBS-9, PRBS-15 or user defined pattern

#### RF Receiver

The receiver features a low-IF architecture that enables the channel select filters to be integrated onto the die. The down converted signal is digitalized by a high performance ADC



and further processed by a digital demodulator. The receiver path provides a low noise figure, a high degree of linearity and an extended dynamic range.

#### RF Transmitter

The transmitter features a direct IQ modulator to minimize frequency drift during a packet, which results in a well-controlled modulation index. The digital modulator performs the data modulation and filtering required for the Bluetooth signal. The internal PA has a programmable output power that meets Class1, Class 2 and class3 Bluetooth radio requirements without an external RF PA.

RF Synthesizer

The radio synthesizer is fully integrated onto the die with no requirement for external LC resonators or loop filter. The synthesizer provides fast frequency locking and low phase noise to meet Bluetooth specification.

### 24.FM

RDA5856ETE integrates a broadcast FM stereo radio tuner with fully integrated synthesizer and MPX decoder. The tuner requires the least external component. It has a powerful low-IF digital audio processor, this make it has optimum sound quality with varying reception conditions. It can be tuned to the worldwide frequency band.

- Low Power Consumption
- Support worldwide frequency band
  - ✓ 65-108MHz
- Digital low-IF tuner
  - ✓ Image-reject down-converter
  - ✓ High performance A/D converter
- Fully integrated digital frequency synthesizer
  - ✓ Fully integrated on-chip RF and IF VCO
  - ✓ Fully integrated on-chip loop filter
- Autonomous search tuning
- Auto gain control (AGC)
- Digital adaptive noise cancellation
  - ✓ Mono/stereo switch
  - ✓ Soft mute
  - ✓ Soft blending
- Programmable de-emphasis (50/75 us)
- Receive signal strength indicator (RSSI)
- Volume control

### 25. Electrical Characteristics

### 25.1. BT RF Specifications

Receiver Characteristics --- Basic Data Rate (VBAT = 4.0 V, TA = +27 °C, unless otherwise specified)

| Symbol                   | Parameter             | Condition | Min | Тур. | Мах | Unit |  |  |
|--------------------------|-----------------------|-----------|-----|------|-----|------|--|--|
| General Spe              | General Specification |           |     |      |     |      |  |  |
| Sensitivity @ 0.1% BER   |                       |           | /   | -91  | /   | dBm  |  |  |
| Maximum input @ 0.1% BER |                       |           | 0   | /    | /   | dBm  |  |  |



| C/I co-channel                   |                 | /   | / | 9   | dB  |
|----------------------------------|-----------------|-----|---|-----|-----|
|                                  | F = F0 + 1 MHz  | /   | / | -12 | dB  |
|                                  | F = F0 – 1 MHz  | /   | / | -10 | dB  |
|                                  | F = F0 + 2 MHz  | /   | / | -40 | dB  |
| Adjacent channel selectivity C/I | F = F0 – 2 MHz  | /   | / | -40 | dB  |
|                                  | F = F0 + 3 MHz  | /   | / | -45 | dB  |
|                                  | F = F0 – 3 MHz  | /   | / | -45 | dB  |
|                                  | F = F_image     | /   | / | -10 | dB  |
|                                  | 30MHz-2000MHz   | -10 | / | /   | dBm |
| Out-of-band blocking             | 2000MHz-2400MHz | -20 | / | /   | dBm |
| Out-oi-band blocking             | 2500MHz-3000MHz | -20 | / | /   | dBm |
|                                  | 3000MHz-12.5GHz | -10 | / | /   | dBm |
| Inter-modulation                 |                 | -34 | / | /   | dBm |

Transmitter Characteristics --- Basic Data Rate (VBAT = 4.0 V, TA = +27  $^{\circ}$ C, unless otherwise specified)

| Symbol           | Parameters             | Condition       | Min | Тур. | Max | Unit |
|------------------|------------------------|-----------------|-----|------|-----|------|
| General Speci    | ification              |                 |     |      |     |      |
| Max RF outpu     | ıt power               |                 | /   | 4    | /   | dBm  |
| Power contro     | l step                 |                 | /   | 3    | /   | dB   |
| 20dB bandwid     | dth                    |                 | /   | 0.92 | /   | MHz  |
|                  |                        | M – N  = 2 MHz  | /   | /    | -52 | dBm  |
| Aujacent char    | nnel transmitter power | M – N  >= 3 MHz | /   | /    | -55 | dBm  |
| ∆f1avg Maxir     | num modulation         |                 | /   | 152  | /   | kHz  |
| ∆f2avg/∆f1avg    |                        |                 | /   | 0.97 | /   | /    |
| ICFT             |                        |                 | /   | /    | 10  | kHz  |
| Drift (1 slot pa | acket)                 |                 | /   | 10   | /   | kHz  |
| Drift (5 slot pa | acket)                 |                 | /   | 10   | /   | kHz  |

Receiver Characteristics --- Enhanced Data Rate (VBAT = 4.0 V, TA =  $+27 ^{\circ}\text{C}$ , unless otherwise specified)

| Symbol        | Parameter            | Condition      | Min | Тур.  | Max | Unit |
|---------------|----------------------|----------------|-----|-------|-----|------|
| π/4 DQPSK     |                      |                |     |       |     |      |
| Sensitivity @ | 0.01% BER            |                | /   | -90.5 | /   | dBm  |
| Maximum in    | put @ 0.1% BER       |                | -3  | /     | /   | dBm  |
| C/I co-chann  | el                   |                | /   | /     | 10  | dB   |
|               |                      | F = F0 + 1 MHz | /   | /     | -10 | dB   |
|               |                      | F = F0 – 1 MHz | /   | /     | -8  | dB   |
|               |                      | F = F0 + 2 MHz | /   | /     | -39 | dB   |
| Adjacent cha  | nnel selectivity C/I | F = F0 – 2 MHz | /   | /     | -39 | dB   |
|               |                      | F = F0 + 3 MHz | /   | /     | -45 | dB   |
|               | F = F0 – 3 MHz       | /              | /   | -45   | dB  |      |
|               |                      |                |     | 1     | -8  | dB   |



| Sensitivity @0.01% BER           |                | /  | -82.5 | /   | dBm |
|----------------------------------|----------------|----|-------|-----|-----|
| Maximum input @ 0.1% BER         |                | -5 | /     | /   | dBm |
| C/I co-channel                   |                | /  | /     | 20  | dB  |
|                                  | F = F0 + 1 MHz | /  | /     | -2  | dB  |
|                                  | F = F0 – 1 MHz | /  | /     | 0   | dB  |
|                                  | F = F0 + 2 MHz | /  | /     | -28 | dB  |
| Adjacent channel selectivity C/I | F = F0 – 2 MHz | /  | /     | -28 | dB  |
|                                  | F = F0 + 3 MHz | /  | /     | -38 | dB  |
|                                  | F = F0 – 3 MHz | /  | /     | -38 | dB  |
|                                  | F = F_image    | /  | /     | 0   | dB  |

Transmitter Characteristics --- Enhanced Data Rate (VBAT = 4.0 V, TA =  $+27 \,^{\circ}\text{C}$ , unless otherwise specified)

| Symbol                        | Parameter                  | Condition        | Min | Тур. | Max | Unit |
|-------------------------------|----------------------------|------------------|-----|------|-----|------|
| General Spe                   | ecification                |                  |     |      |     |      |
| Max RF out                    | put power                  |                  | /   | 4    | /   | dBm  |
| Relative tra                  | nsmit power                |                  | /   | -1.5 | /   | dB   |
| π/4 DQPSK                     | max w0                     |                  | /   | -5   | /   | kHz  |
| π/4 DQPSK                     | max wi                     |                  | /   | 20   | /   | kHz  |
| π/4 DQPSK                     | max  wi + w0               |                  | /   | 17   | /   | kHz  |
| 8DPSK max                     | w0                         |                  | /   | -2   | /   | kHz  |
| 8DPSK max                     | wi                         |                  | /   | 17   | /   | kHz  |
| 8DPSK max                     | wi+w0                      |                  | /   | 17   | /   | kHz  |
|                               |                            | RMS DEVM         | /   | 10   | /   | %    |
| π/4 DQPSK Modulation Accuracy | DEVM < 30%                 | /                | 100 | /    | %   |      |
|                               |                            | Peak DEVM        | /   | /    | 24  | %    |
|                               |                            | RMS DEVM         | /   | 10   | /   | %    |
| 8DPSK Mod                     | lulation Accuracy          | DEVM < 30%       | /   | 99.8 | /   | %    |
|                               |                            | Peak DEVM        | /   | /    | 22  | %    |
|                               |                            | M – N  =1 MHz    | /   | /    | -38 | dBc  |
| π/4 DQPSK                     | In-band spurious emissions | M – N  =2 MHz    | /   | /    | -37 | dBn  |
|                               |                            | M – N  >= 3 MHz  | /   | /    | -41 | dBn  |
|                               |                            | M – N  =1 MHz    | /   | /    | -37 | dBc  |
| 8DPSK In-l                    | pand spurious emissions    | M – N  =2 MHz    | /   | /    | -36 | dBn  |
|                               |                            | M – N   >= 3 MHz | /   | /    | -40 | dBn  |
| EDR Differe                   | ntial Phase Coding         |                  | /   | 100  | /   | %    |



## 25.2. FM RF Specification

(VBAT = 3.8V, TA = -25°C to 85 °C, unless otherwise specified)

| Symbol          | Parameter                 | Condition     | Min | Тур. | Max | Unit   |
|-----------------|---------------------------|---------------|-----|------|-----|--------|
| General Paramet | ters                      |               |     |      |     |        |
|                 |                           | BAND=00       | 87  |      | 108 | MHz    |
| Fin             | ENA la monte Emparorament | BAND=01       | 76  |      | 91  | MHz    |
| Fin             | FM Input Frequency        | BAND=02       | 76  |      | 106 | MHz    |
|                 |                           | BAND=03       | 65  |      | 76  | MHz    |
| Vrf             | Sensitivity1,2,3          | (S+N)/N=26dB  |     | 2    |     | μV EMF |
| Rin             | LNA Input Resistance7     |               |     | 400  |     | Ω      |
| Cin             | LNA Input Capacitance7    |               | 2   | 4    | 6   | pF     |
| (S+N)/N         | Maximum Signal Plus       |               | 55  | 60   | -   | dB     |
| (3+14)/14       | Noise to Noise Ratio 1,2  |               |     | 60   |     | uв     |
| THD             | Audio Total Harmonic      |               |     | 0.15 | 0.2 | %      |
| טווו            | Distortion1,3,6           |               |     | 0.13 | 0.2 | 70     |
| RL              | Audio Output Loading      | Single-ended  |     | 32   |     | Ω      |
| NL .            | Resistance                | Jiligie-ended |     |      |     | 22     |
| Separation      | Audio Stereo Separation   |               |     | 50   |     | dB     |
| Pins LNAN, LNAP |                           |               |     |      |     |        |
|                 | Pins LNAN and LNAP Input  |               |     |      |     |        |
| Vcom_rfin       | Common Mode Voltage       |               |     | 0    |     | V      |

### 25.3. Audio Characteristics

| MICBIAS            |                      |                 |     |     |     |      |
|--------------------|----------------------|-----------------|-----|-----|-----|------|
| Parameter          | Symbol               | Test conditions | Min | Тур | Max | Unit |
| Bias Voltage       | V <sub>MICBIAS</sub> | 0.1V/step       | 1.8 |     | 2.1 | V    |
| Maximum Current    | I <sub>BIAS</sub>    |                 |     |     | 2   | mA   |
| Output Noise Level | V <sub>N</sub>       |                 |     | 5   |     | uV   |
| Capacitive Load    |                      | Ibias<2mA       |     |     | 20  | pF   |

| MICPGA + ADC |                         |                  |                               |     |      |     |      |
|--------------|-------------------------|------------------|-------------------------------|-----|------|-----|------|
|              | Parameter               | Symbol           | Test conditions               | Min | Тур  | Ма  | Unit |
|              |                         |                  |                               |     |      | x   |      |
|              | Full Scale Input Signal | V <sub>MAX</sub> | Input Gain = 0dB              |     | 2.3  |     | Vpp  |
|              |                         |                  | Input Gain = 21dB             |     | 0.24 |     |      |
|              |                         |                  | Digital Output Level = -1dBFS |     |      |     |      |
|              | Input Resistor          | R <sub>IN</sub>  |                               | 4.5 | 6    | 7.5 | ΚΩ   |
|              | Signal to Noise Ratio   | SNR              | Input Gain = 0dB, fs≤48KSPS   |     | 87   |     | dB   |
| Differential |                         |                  | fs=96KSPS                     |     | 84   |     |      |
| Input Mode   |                         |                  | Input Gain = 21dB, fs≤48KSPS  |     | 84   |     |      |
|              |                         |                  | fs=96KSPS                     |     | 81   |     |      |
|              |                         |                  | A-Weighting, 0 ~ fs/2         |     |      |     |      |



|              | Total Harmonic          | THD+N               | Digital Output Level = -2dBFS |     | -85  |     | dBc |
|--------------|-------------------------|---------------------|-------------------------------|-----|------|-----|-----|
|              | Distortion plus Noise   |                     |                               |     |      |     |     |
|              | Input Referred Noise    | V <sub>IN,REF</sub> | Input Gain = 21dB, fs≤48KSPS  |     | 5.3  |     | uV  |
|              | Level                   |                     | fs=96KSPS                     |     | 7.4  |     |     |
|              |                         |                     | A-Weighting, 0 ~ fs/2         |     |      |     |     |
|              | Channel Separation      |                     |                               |     | 80   |     | dB  |
|              | Full Scale Input Signal | V <sub>MAX</sub>    | Input Gain = 0dB              |     | 1.2  |     |     |
|              |                         |                     | Input Gain = 21dB             |     | 0.12 |     |     |
|              |                         |                     | Digital Output Level = -7dBFS |     |      |     |     |
|              | Input Resistor          | R <sub>IN</sub>     |                               | 4.5 | 6    | 7.5 | ΚΩ  |
|              | Signal to Noise Ratio   | SNR                 | Input Gain = 0dB              |     | 86   |     | dB  |
|              |                         |                     | Input Gain = 21dB             |     | 84   |     |     |
| Single-Ended |                         |                     | A-Weighting, 0 ~ fs/2         |     |      |     |     |
| Input Mode   | Total Harmonic          | THD+N               | Input Gain = 0dB              |     | -78  |     | dBc |
|              | Distortion plus Noise   |                     | Input Gain = 21dB             |     | -80  |     |     |
|              |                         |                     | Digital Output Level = -8dBFS |     |      |     |     |
|              | Input Referred Noise    | V <sub>IN,REF</sub> | Input Gain = 21dB             |     | 5.7  |     | uV  |
|              | Level                   |                     | A-Weighting, 0 ~ fs/2         |     |      |     |     |
|              | Channel Separation      |                     |                               |     | 80   |     | dB  |

### 25.4. Recommended Operating Conditions

| Operating Condition         | Min         | Тур         | Max           | Unit |
|-----------------------------|-------------|-------------|---------------|------|
| Operating Temperature Range | -20         | 20          | 65            | °C   |
| VBAT                        | 2.4         | 3.7         | 4.35          | V    |
| VCHG                        | 4.6         | 5           | 5.75          | V    |
| VIO                         | 3/2.25/1.62 | 3.3/2.5/1.8 | 3.6/2.75/1.98 | V    |

#### 25.5. GPIO Driver Current

| Min | Тур  | Max  | Unit |
|-----|------|------|------|
| 7.8 | 11.9 | 12.8 | mA   |

### 26.Software

The software development of RDA5856ETE is support by RDA R-IOT SDK.

R-IoT is the IOT development platform of RDA, it composed of SDK, Eclipse IDE and some other auxiliary tools for debugging and audio calibration, etc. The SDK provides all the necessary components and standard APIs for the platform. The SDK is based on Eclipse which includes the cross-compile tools, connector to deploy and debug your software on the chip, basic library and sample code needed for embedded software development.

RDA has a variety of IoT chips for different requirements and scenarios. It has single bluetooth, WIFI chip; also it has SoC combined with bluetooth, WIFI and GSM for wireless network connection, and GPIO, I2C and etc. pins to connect sensor and peripheral device. What's more, RDA IoT chip supports



co-exist technology which allows bluetooth and WIFI work simultaneously. Via HAL (hardware abstract layer) R-IoT provides the support of all RDA IoT chips.

Meanwhile, R-IoT offers "micro-services" style architecture to facilitate software development and maintenance. IoT applications are based on these "micro-services", for instance, if we build a bluetooth music player, we need to program with "BT micro-services". In most cases, these "micro-services" running in its own COS task and communicating with other services by sending or receiving COS event. The COS (Common OS) is an OS wrapper over C interface, it provides developers unified API so that developers could program with such interface without having to consider the native OS details.

Below is the diagram of R-IoT software architecture:



Figure 4 R-IoT Software Architecture

There are 5 layers:

- Chip and Device Layer
- HAL Layer

HAL is the module to configure chip and device; it tries to be common for all chips and devices, so the configuration must be very similar.

OS and Driver Layer

R-IoT tries to support more OSes like RT-Thread, etc. without jeopardizing high layer service and application by introducing Common OS wrapper. Drivers are all external chip driver as opposed to chip drivers.

Service Layer

These services are small building blocks, highly decoupled and provide user interface to application layer.

Application Layer

In conclusion, R-IoT is almost a "turn-key" platform for IoT application development. The original SDK already had rich features for many mainstream IoT applications including home appliances and automation, asset tracking systems and consumer electronics devices, this enables the customer to rapid delivery its unique product to the market. Beyond that, its modularized and scalable software



architecture makes it easier to support more OSes, chip, micro-services and cloud vendors, all these bring not only technical advantages but cost advantages as well.

For more information, please refer to RDA IOT SDK Development Manual and RDA IOT BT Development Manual.

# 27. Revision History

| Revision | Date       | Description                                        |  |  |
|----------|------------|----------------------------------------------------|--|--|
| 1.0      | 2017/02/04 | Initial draft                                      |  |  |
| 1.1      | 2017/05/19 | Update "Package and Pinout"                        |  |  |
|          |            | 2. Add "GPIO Drive Current"                        |  |  |
| 1.3      | 2017/12/06 | Add Electrical Characteristics of FM, BT and Audio |  |  |