# EE6320 RF Integrated Circuits Project: PA Design

PA Performance Summary Table

| Design Parameter                     | Design Metric                                   | Performance   | Specification |
|--------------------------------------|-------------------------------------------------|---------------|---------------|
|                                      | F <sub>o</sub> = 925 MHz                        | 13.0668dBm    | ≽ +13 dBm     |
| Output P1dB                          | F <sub>o</sub> = 942.5 MHz                      | 13.319dBm     | ≽ +13 dBm     |
|                                      | F <sub>o</sub> = 960 MHz                        | 13 dBm        | ≽ +13 dBm     |
| AM-PM Deviation<br>(at P1dB)         | <i>f</i> ₀ = 925 MHz                            | 1.51 degrees  | ≼ 3 degrees   |
|                                      | f <sub>o</sub> = 942.5 MHz                      | 0.3 degrees   | ≼ 3 degrees   |
|                                      | f ∘= 960 MHz                                    | 1.087 degrees | ≼ 3 degrees   |
| Voltage Gain (from<br>Gate to Drain) | f ₀= 925 MHz                                    | 14.32         | <b>≥ 2</b>    |
|                                      | f <sub>o</sub> = 942.5 MHz                      | 14.95         | <b>≥ 2</b>    |
|                                      | <i>f</i> ∘= 960 MHz                             | 14.16         | <b>≥ 2</b>    |
| Power (at 942.5<br>MHz)              | PA Average Consumption (excluding bias)         | 7.768mW       | Minimize      |
|                                      | Bias Circuit Consumption                        | 0.63mW        | Minimize      |
| Other                                | Sum of all Capacitances (including ac coupling) | 20μF + 2.81pF | -             |
|                                      | Inductance Used                                 | 10nH          | -             |

| Device Width   | 1µm              | - |
|----------------|------------------|---|
| Simulator Used | Cadence Virtuoso | - |

Name: RESHUL JINDAL Roll No: EE24M106

## PA Schematic



**Component Values Table** 

| (W, L) MOS Amplifier = 70x1μm, 180nm           | (L, C) Drain Tank = 10nH, 2.81pF |
|------------------------------------------------|----------------------------------|
| (W, L) Current Mirror MOS = 15x270nm,<br>180nm | Bias Current = 0.35mA            |
| R_bias = 1 MΩ, C_coupling = 10uF               | V_DD = 1.8V, R_load = 50Ω        |

### **Output 1dB Compression Point Plots**









At f o = 960 MHz



## **AM-PM Deviation Plots**





At f o = 942.5 MHz







## PA Volatge Gain Plot (from Gate to Drain)



## **Current through VDD Plot**

 $(f \circ = 942.5 \text{ MHz})$ 



### **Design Procedure**

- 1. Rough Hand calculations to get an idea of voltage gain, transconductance and other parameters was done. MOS characterization was performed on the basis of calculations.
- 2. Voltage gain spec was just met at the desired frequency 5G-n8 band, but peak came to be 35V/V at some 5GHz frequency. So the Ld inductor was tweaked to get the peak at 942.5MHz.
- 3. During this attempt the Ld came out to be large 220nH to resonate out the Cdb, so an extra 2.81pF Cdb was added to get Ldmax=10nH.
- 4. Voltage gain spec was just met with peak at desired frequency but the 1db compression point was not good. The Bias voltage was increased deliberately to get more Ibias and therefore more gain to meet 1dB compression point spec.
- 5. Phase deviation spec was naturally met once 1dB compression point spec was met.
- 6. Every possible iteration and tweak are done to cut the corners and met specs at their verge to minimize power consumption.
- 7. Input and output VCVS were added to curb the in/out Matching, since no spec were defined for those.

### Path to Project Files

/home/ee24m106/cadence\_project/RFIC\_courseproject/PA\_test

