## RISC-V in HPC A look into tools for performance monitoring

ISC25, Hamburg

Fabio Banchelli \* (BSC)

Rafel Albert Bros Esqueu (BSC)

Tiago Rocha (INESC-ID IST)

Nuno Roma (INESC-ID IST)

Pedro Tomás (INESC-ID IST)

Nuno Neves (INESC-ID IST)

Filippo Mantovani (BSC)





### Context

### About - me

- Last year PhD student at Barcelona Supercomputing Center (BSC)
- Working at BSC since 2017
- Contributed to EU projects
  - Mont-Blanc 3
  - European Processor Initiative
- Advisor of the NotOnlyFLOPs team at the Student Cluster Competition
  - Always running with "weird" hardware!
  - ISC22 we brought a cluster made of 12 HiFive Unmatched





### **About - European Processor Initiative**

### Goals

- Promote European technology in the HPC space
- Strengthen competitiveness of EU industry and science

### Outcomes

- General purpose CPU based on Arm (Rhea)
- Accelerator based on RISC-V (EPAC)

### Much more than making hardware

- System software (compiler + libraries) targeting RISC-V "V" extension
- FPGA-based prototype of EPAC
- Commercial RISC-V platforms such as HiFive Unmatched, Milk-V Pioneer, etc.
- Performance analysis tools and methodology

### **Software Development Vehicles (SDVs)**





### About - FPGA-based prototype of EPAC (VEC)

- Hardware emulation of the chip
  - Cycle accurate
  - Low clock frequency (50MHz)
- Self-hosted system
  - Running standard Linux Ubuntu
  - Traditional command line interface
- HPC cluster experience
  - Job allocation via SLURM
  - Access via SSH
  - Disk partitions mounted via NFS







### Motivation

### **Ecosystem that evolves through time**







### **Ecosystem that evolves through time**







### The one instruction that we need

All our micro-benchmarks measured cycles and instructions with raw ASM

```
asm volatile("rdcycle" /* ... */);
```

### Kernel 5.7

- Old and reliable
- Basis for our benchmarking methodology
- System "works", but requires multiple kernel patches

### **Kernel 6.10**

- New kernel in town
- It includes performance improvements :)
- Requires less patches to maintain
- Triggers Illegal Instruction





# A prime on Hardware Performance Monitor (HPM)

## The Divine Comedy

### **Counters**

Real-time counter exposed as a time memory-mapped register cycles Two fixed counters Mandatory instret Optional counter3 counter4 Up to 29 configurable counters (implementation defined) . . . counter31





### **Event selectors**

### **hpmevent**

- Event selector
- Implementation defined meaning

### **hpmcounter**

- Counter registers
- Contains value (occurrences) of the selected event







### **Privilege levels**

- Access to hardware counters is restricted depending on execution "mode"
- [m,h,s] counteren control access to next privilege level (or mode)
- Trying to read a counter from a level without enough permissions triggers an Illegal Instruction





### **Mode filtering**

- Filter events based on execution mode
- One register to control cycles and one to control instructions







### **Counter inhibit**

- mcountinhibit pauses counters
- Each bit corresponds to one counter
- Only accessible from machine mode







# Code to read hardware counters

### Raw assembly

```
uint64 t start instr, end instr;
asm volatile("csrr %[dst], instret\n" : [dst] "=r"(start instr));
for(int i=0; i<N; ++i){</pre>
  //Your computation
asm volatile("csrr %[dst], instret\n" : [dst] "=r"(end instr));
int instructions = end instr - start_instr;
```





### Perf events

```
struct perf event attr pe;
int fd;
long long instructions;
memset(&pe, 0, sizeof(pe));
// Configuration of pe struct
// You really do not want to know the details...
pe.config = PERF COUNT HW INSTRUCTIONS;
fd = perf event open(\&pe, 0, -1, -1, 0);
ioctl(fd, PERF EVENT IOC RESET, 0);
ioctl(fd, PERF EVENT IOC ENABLE, 0);
for(int i=0; i<N; ++i){</pre>
  //Your computation
ioctl(fd, PERF EVENT IOC DISABLE, 0);
read(fd, &instructions, sizeof(instructions));
```





### **PAPI**

```
int eventset = -1;
long long instructions;
PAPI create eventset(&eventset)
PAPI add named event(eventset, "PAPI TOT INS");
PAPI start(eventset);
for(int i=0; i<N; ++i){</pre>
  //Your computation
PAPI stop(eventset, &instructions);
```





### **Comparing methods**

### Raw assembly

- Simplest code / Lowest overhead
- Architecture dependent (not portable)

### perf

- Least user-friendly API
- Included in the Linux kernel (theoretically portable)

### **PAPI**

- High-level abstraction / Highest overhead
- Most portability







### **Translation of event names**







## Going low-level Raw assembly

### The roadblock

- To read counters with raw assembly from U-mode, [m,h,s] counteren must be configured
- Linux perf driver relies on controlling [m,h,s] counteren

```
static void riscv_pmu_update_counter_access(void *info) {
   if (sysctl_perf_user_access == SYSCTL_LEGACY)
      csr_write(CSR_SCOUNTEREN, 0x7);
   else
      csr_write(CSR_SCOUNTEREN, 0x2);
}
```





### A possible solution

Patch the kernel to allow two modes of operation: perf and user access

```
static void riscv pmu update counter access(void *info) {
  if (sysctl perf user access == SYSCTL LEGACY) {
   csr write (CSR SCOUNTEREN, 0x7);
    sbi ecall(SBI EXT PMU, SBI EXT PMU COUNTER START, /* ... */);
  } else {
   csr write(CSR SCOUNTEREN, 0x2);
    sbi ecall(SBI EXT PMU, SBI EXT PMU COUNTER STOP, /* ... */);
```





### **Assessment**

### **Benefits**

- Users have direct access to hardware counters.
- Lowest possible overhead

### Limitations

- Requires patching and recompiling the whole kernel
- Introduces a mode of operation that breaks perf
- There is no mechanism to configure event selectors from U-mode!

### Possible alternative (future work)

- Implement functionality as a kernel module
- Similar work done for Arm: <a href="https://github.com/jerinjacobk/armv8">https://github.com/jerinjacobk/armv8</a> pmu cycle counter el0/tree/master





## Going high-level PAPI library

### The roadblock

- The software layer that PAPI relies on (libpfm4) does not recognize our hardware
- There's no definition of the supported events
  - EPAC
  - Milk-V Pioneer
  - BananaPi

#### **Previous work**

- Ground work to integrate all the pieces together (OpenSBI, perf\_events, libpfm, etc.)
- PAPI support for the HiFive Unmatched





Supporting RISC-V Performance Counters Through Linux Performance Analysis Tools <a href="https://ieeexplore.ieee.org/document/10265733">https://ieeexplore.ieee.org/document/10265733</a>





### A possible The solution

- Add functionality to recognize target platforms
- Go through the documentation and add the event listings for each system







### The guessing game!

\$ cat /proc/cpuinfo

processor: 0

hart : 4

isa : rv64imafdc

: sv39 mmu

uarch : sifive, u74-mc

\$ cat /proc/cpuinfo

processor : 0 hart : 0

model name : Spacemit(R) X60

isa : rv64imafdcv sscofpmf sstc svpbmt zicbom zicboz zicbop zihintpause

: sv39 mmu

mvendorid : 0x710

marchid : 0x800000058000001 mimpid : 0x1000000049772200

\$ cat /proc/cpuinfo

processor: 0

hart : 2

isa : rv64imafdcv

mmu : sv39

mvendorid: 0x5b7

marchid : 0x0

mimpid

: 0x0

\$ cat /proc/cpuinfo

processor: 0

hart : 0

isa : rv64imafdcv

: sv39 mmu

uarch : epi,avispado



### The bookworm game!

- Going through documentation provided by the vendors (or community...)
- Need to define the list of events and to which counters can they be mapped to

```
static const riscv entry t riscv epi epac avispado pe[] = {
  // Vector Unit
  {.name = "VPU COMPLETED INST",
   .code = 0x020,
                                                              Event codes
   .desc = "Number of finished instructions at the VPU" },
                                                              Mapped to counters 3 & 4
  {.name = "VPU ISSUED INST",
                                                              How do we tell the
   .code = 0 \times 040,
                                                              software?
   .desc = "Number of issued instructions at the VPU" },
                                                                          Device
  // ...
                                                                           tree
```



### **Assessment**

### **Benefits**

- Users have a portable way to read hardware counters
- Enables other performance analysis tools at BSC (eg. Extrae)

### Limitations

- Multiple software layers before getting to the hardware → Overhead?
- Relying on event description provided by vendor
- No standard /proc/cpuinfo output

### **Ongoing work**

- Sorting out implementation bugs
- Code available in github: <a href="https://github.com/hpc-ulisboa/RISC-V-PAPI">https://github.com/hpc-ulisboa/RISC-V-PAPI</a>





## **Comparing methods**

### Methodology

- Small kernel with exactly 17 instructions
- Only reading instret counter
- Increasing iterations parameter
- Comparing expected and measured

```
asm volatile(
  "1: \n"
  "add %[o], %[o], %[i] \n"
  /* ... */
  "add %[o], %[o], %[i] \n"
  "addi %[it], %[it], -1 \n"
  "bnez %[it], 1b \n"
  : [o]"+r"(a)
  : [it] "r" (iterations), [il "r" (b)
);
```





### Results



| [UPDATE!] Mea. | sured - Expected  | Machine   |          |         |           |
|----------------|-------------------|-----------|----------|---------|-----------|
| Method         | Exp. Instructions | Banana Pi | EPAC     | Pioneer | Unmatched |
| csrr           | 1,80E+01          |           | 6        |         | 5         |
|                | 1,80E+02          |           | 6        |         | 6         |
|                | 1,80E+03          |           | 6        |         | 6         |
|                | 1,80E+04          |           | 6        |         | 6         |
|                | 1,80E+05          |           | 15974    |         | 6         |
|                | 1,80E+06          |           | 67850    |         | 6         |
|                | 1,80E+07          |           | 619599   |         | 30961     |
|                | 1,80E+08          |           | 6031365  |         | 268276    |
|                | 1,80E+09          |           | 61171912 |         | 2723433   |
| - perf         | 1,80E+01          | 2719      | 2321     | 2613    | 1784      |
|                | 1,80E+02          | 2719      | 2321     | 2613    | 1784      |
|                | 1,80E+03          | 2719      | 2321     | 2613    | 1784      |
|                | 1,80E+04          | 2719      | 2321     | 2613    | 1784      |
|                | 1,80E+05          | 2719      | 11514    | 2613    | 1784      |
|                | 1,80E+06          | 2719      | 71820    | 2613    | 1784      |
|                | 1,80E+07          | 15176     | 594111   | 13387   | 27330     |
|                | 1,80E+08          | 178615    | 5992007  | 164422  | 273632    |
|                | 1,80E+09          | 1551683   | 60269205 | 1220320 | 2724128   |
| PAPI           | 1,80E+01          | 4126      | 3895     | 3899    | 4051      |
|                | 1,80E+02          | 4126      | 3895     | 3899    | 4051      |
|                | 1,80E+03          | 4126      | 3895     | 3899    | 4051      |
|                | 1,80E+04          | 4126      | 3895     | 3899    | 4051      |
|                | 1,80E+05          | 4126      | 12353    | 3899    | 4051      |
|                | 1,80E+06          | 4126      | 67234    | 3899    | 4051      |
|                | 1,80E+07          | 24225     | 602994   | 14845   | 24615     |
|                | 1,80E+08          | 207973    | 6070970  | 169415  | 276478    |
|                | 1,80E+09          | 1662211   | 61283426 | 1237343 | 2565450   |





### **Results - Comparing methods**

- Raw ASM (csrr) has lowest overhead
- Both perf and PAPI considerable overhead (1.7k and 4k)
- All methods skyrocket when measured region exceeds 18M instructions
  - Currently investigating
  - Special case to handle overflow?
  - OS preemption (hypervisor) being counted?







### **Results - Mode filtering**

- BananaPi implements Smcntrpmf (mode filtering)
- Still observing increase in overhead with more than 18M instructions
- Software is not leveraging mode filtering!?
- Currently improving software to acknowledge filtering when available







### **Results - Comparing with other architectures**

- Comparing against Intel Sapphire Rapids CPU
- Dramatically less overhead compared to implementation on RISC-V
- Currently investigating origin of overhead
  - Translation layers for events
  - Mode filtering
  - Other implementation tricks?







### Summary of current status

- Reading counters with ASM (CSR read) is our preferred way...
  - But discouraged by spec
  - There are security reasons
  - Missed opportunity of giving options to the user
- Reading counters with PAPI enables analysis of complex codes
  - Has a non-negligible overhead
  - Lots of pieces to put together!

|   | Legend                     |
|---|----------------------------|
| V | - Done                     |
| × | - Work in progress         |
| S | - Pending                  |
| ? | - More research to be done |
| X | - Blocked                  |

|            |              | Kernel with perf_user_access | CSR read    |              | perf               |             |              | PAPI               |             |              |                    |
|------------|--------------|------------------------------|-------------|--------------|--------------------|-------------|--------------|--------------------|-------------|--------------|--------------------|
|            | DTB with PMU |                              | Read cycles | Read instret | Read<br>hpmcounter | Read cycles | Read instret | Read<br>hpmcounter | Read cycles | Read instret | Read<br>hpmcounter |
| Arriesgado | <b>V</b>     | V                            | V           | V            | ?                  | V           | V            | V                  | V           | V            | V                  |
| Pioneer    | V            | *                            | ×           | ×            | X/?                | V           | V            | V                  | V           | V            | V                  |
| BananaPi   | V            | <b>₹</b>                     | ×           | ×            | X/?                | V           | V            | V                  | V           | V            | V                  |
| EPAC1.5    | <u>~</u>     | <b>V</b>                     | V           | V            | ?                  | <b>V</b>    | V            | ×                  | V           | V            | ×                  |





## Conclusions

### **Conclusions**

- Software Development Vehicles
  - Ecosystem with hardware, software, and methodology
  - Commercial RISC-V boards and EPAC prototype
- High-Performance Monitor specification
  - Counters, event selectors, privilege levels, etc.
  - Aligning with upstream made us realize we had to refine measurement methodology
- Low-level performance monitoring
  - <u>Simplest way</u> to implement and lowest overhead
  - Discourage for security reason
  - Missed opportunity for research and performance analysis
- High-level performance monitoring
  - Most portability and highest overhead



https://github.com/hpc-ulisboa/RISC-V-PAPI





## RISC-V in HPC A look into tools for performance monitoring

ISC25, Hamburg

Fabio Banchelli \* (BSC)

Rafel Albert Bros Esqueu (BSC)

Tiago Rocha (INESC-ID IST)

Nuno Roma (INESC-ID IST)

Pedro Tomás (INESC-ID IST)

Nuno Neves (INESC-ID IST)

Filippo Mantovani (BSC)





## End