

Mark Himelstein CTO, RISC-V International

SC 2023 November 2023



#### Overview

- RISC-V & HPC Overview
- Why People Use RISC-V
- Open Standard
- Portability, Profiles, & Platforms
- SW ecosystem



## The definition of open computing is RISC-V

# RISC-V is the most prolific and open Instruction Set Architecture in history

- RISC-V is inevitable
- RISC-V enables the best processors
- RISC-V is rapidly building the strongest ecosystem



# 10s of Billions of RISC-V cores deployed for profit!



- **E4** Monte Cimone Cluster along with DEI-UNIBO contributing to architecture, software, and integration.
- **European Processor Initiative RISC-V** accelerator with first chip Sep 2021
- **Technical University of Munich (TUM)** quantum cryptography chip for quantum computing security demands
- **Tactical Computing Labs** HPC-centric software test suite for GCC and LLVM
- **Cortus** is developing a high-performance RISC-V Out-of-Order processor core for the European eProcessor project.
- **De-RISC** HW-SW platform for multi-core RISC-V SoC for safety critical aerospace

## High Performance Computing



Johanna Baehr of TUM heads a team that has hidden four hardware Trojans on this chip - malicious functions that are integrated directly into the circuits.

## Building an Open HPC Ecosystem with RISC-V

- HPC requires customized hardware solutions for many HPC domains
- HPC is tackling grand challenges that benefit from the Global Technology ecosystem
- HPC is on the technology leading edge
- An Open ISA complements Open Source Software and combines to create an open Ecosystem
- RISC-V accelerates innovation both in Research and Industry
- The RISC-V community and ecosystem are rapidly growing





#### Open Source HW or Open Standard?

- We are officially an Open Standard HW ISA Architecture
- We are an Open Standard that works heavily with Open Source upstream projects (LINUX, GCC, LLVM, etc.)
- We don't do reference implementations
- Our work product are specifications with support from Golden Models and Basic Tests



#### Unlike Open Source Software ...

- Proprietary Custom Extensions are Encouraged and Welcome
- Products don't just include the ISA, they can do custom implementations/extensions of/to the ISA
- Copyleft is a non-sequitur
- No restrictions on how the specification can be used
  - Only restrictions on branding



### Why RISC-V?

- Flexibility/Open Access
- Cost
- Ecosystem
- Our position in History
- EDA Renaissance
- Pride of Ownership



## Why Open Source Hardware?

**Software**: Leverage a large ecosystem compatible across implementations

**Security**: A fully auditable collection of IPs: processors, accelerators, etc.

Safety: No black-boxes

**SWaP & Customization**: SW/HW co-design for exact feature match

**Performance**: State-of-the-art implementations

No vendor lock-in: Ecosystem to enable custom develop from SME to large

enterprise

**Sovereignty**: Freedom of access and implementation from design to

production

Open Collaboration: Faster time to market, community, leverage existing open

source





#### **Profiles**

- Generational groups of instructions that work together and present a unified target for the software ecosystem
- Always include a base (a base are a group of state, instructions and behaviors fundamental to being RISC-V)
- Optionally include one or more extensions (like bases, extensions are a group of state, instructions, and behaviors). Extensions may be mandatory, optional, or non-profile options (n/a)
- Major and minor releases. We use Major releases to be targets for the SW ecosystem. Minor releases are checkpoints
- Initial implementations of profiles are likely available from members 12-48 months after a profile is ratified
- Current profiles (RVA) all targeted at RICHOS, General Purpose Multi-User computing. More to come.
- Profiles can live and be used forever. The implementers decide on adoption and lifetime



#### **Portability**

- Unified common standard and a robust Software Ecosystem
- A robust economy around systems and software is reliant on portability
- Application & Runtime Software
  - Profiles
  - o ABI
  - API (e.g. POSIX)
- Operating Systems
  - Platforms
    - Profiles, Boot to OS, Firmware Interfaces, SOC minimum HW, minimum security



## **Profiles**

| Bases                                                            | Relea                                                                                                    | se 1                                                                                                   |                                                               | Release 2                                                           | Future              |                                                                                               |  |  |  |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------|--|--|--|
| RV32I<br>RV64I                                                   | RVI[20]<br>RVI20U32<br>RVI20U64<br>RV321<br>RV641                                                        | RVA20<br>RVA20U64<br>RVA20S64<br>RV64I                                                                 | RVA22<br>RVA22U64<br>RVA22S64<br>RV64I                        | RVA23<br>RV64I                                                      |                     |                                                                                               |  |  |  |
| Load<br>Store<br>Jumps<br>Branches<br>Add<br>Subtract<br>Logical | On years released, this only has a Mandatory Base  All other compatible ratified extensions are optional | Mul/Div<br>Atomics<br>Compressed<br>Float<br>Double<br>Priv 1.11<br>MemRegions<br>Fences<br>VirtualMem | Vector Bitmanip Scalar Crypto FP16 Priv 1.12 Hypervisor Cache | Vector Crypto<br>PtrMasking<br>BFloat16<br>Zcompressed<br>Priv 1.13 | Android<br>Features | More profile types: RVB, RVM RV128 Matrix Ops SPMP/IOPMP CFI CHERI GPU 48/64 bit instructions |  |  |  |

MAJOR MAJOR

- Only a subset of extensions are listed above and it is not an exhaustive list
- Some extensions may be optional or non-profile in one profile and be mandatory in another



#### **Platforms** Highest Priority for H1 2024 Applications & Libs & Runtimes ΑBI Systems Software (OS, Hypervisor, etc.) √Security **√**Platform **√**Boot Runtime Platform **Runtime Services** Services Services е s √SOC Platform Hardware

The platform definition consists of items with a  $\checkmark$ 





#### What We Have Done This Year

- Ratified ISA Specifications
  - o Profiles, Code Size Reduction, Advanced Interrupt Architecture, **Vector Crypto**
- Ratified Fast Tracks
  - Counters, Total Store Ordering, RV32E/RV64E, Non Temporal Hints, Vector FP16, Scalar FP
- Ratified Non-ISA Specifications
  - o IOMMU, PLIC
- Documentation
  - Unpriv in Asciidoc, Asciidoc Priv draft
- Ecosystem Development
  - Labs Policy created and approved by CTO
  - 130 DevBoards to Academic (27), Distro (45), Labs (9), and Individual (49) projects shipped
  - 5 Accepted PRs, 16 Submitted PRs but under review from DevPartners
- New Task Groups & Special Interest Groups (2023)
  - Debug, Trace, and Performance Monitoring (DTPM) TG, Graphics SIG, RISC-V Common Software Interface (RVM-CSI) SIG, Vector (SIMD) SIG,
     Control Transfer Records TG, AI/ML SIG, CHERI SIG, Runtime Integrity SIG



#### What's Coming Soon?

#### Profiles

o RVA23, RVI23, RVB23, RVM23, BOD committee on comprehensive ACTs & Certification

#### Platforms

Portability for Systems Software (PRS, BRS, Platform Security, SOC HW, Profiles) -- Server Platform for LINUX and other operating systems

#### ISA

 Pointer Masking, QOS Register Interface, Control Transfer Records, Debug, Fast Interrupts, I/D Synch, Priv 1.13, Shadow Stacks/Landing Pads (includes maybe ops), Memory Tracking Table, Supervisor PMP, Matrix

#### ISA Fast Tracks

CAS, **BFloat16**, Conditional Ops, Counter Mode Filtering, HW PTE A/D, Maybe Ops, Counter Delegation, Byte & Halfword Atomics,
 Resumable NMI, Load acquire/store release

#### Non-ISA

Confidential VM extension, IOPMP, Nexus Trace, PRS (SBI, etc.) update, Boot to OS services, SOC HW, Confidential
 VM (COVE), COVE-IO, Unified Discovery, RAS error records, Vector C Intrinsics,

#### Documentation

- o BOD committee on dev experience (content & UX)
- Glossary, Navigation
- Release cadence, integrating all ratified specs regularly





#### **V** Vector

#### V - basic vector

- 32 vector registers (min length 128 bits) varying length
- vector CSRs
- element width determines elements per vector register
- o grouping determines how many vector registers a vector instruction operates on if the grouping is >= 1 (grouping 2 length 128 width 8 means 32 elements) and how many elements used from a single register if the grouping is fractional (grouping ½ length 128, width 8 means 16 elements)
- which element to start executing an instruction with
- rounding mode for fixed point
- saturation handling (e.g. overflow)
- masking
- masking agnostic, tail agnostic support
- widening, narrowing



#### **V** Vector

- V basic vector
  - 32 vector registers (min length 128 bits), vector CSRs, element width determines elements per vector register, grouping (LMUL) determines how many vector registers a vector instruction operates on if the grouping is >= 1 (grouping 2 length 128b width 8 means 32 elements) and how many elements used from a single register if the grouping is fractional (grouping ½ length 128b, width 8 means 16 elements)
  - Load/Store index, unit-strided, strided, segments (fields), element width, LMUL, masked, ordered/unordered, faultfirst, multi-register
- Zvlsseg load/store segments (fields)
- Zvamo atomics future
- Operand types: vector vector, vector scalar, vector immediate
- Register types: Zve32x 32 bit integer, Zve32f 32 bit single precision floating point,
   Zve64x 64 bit integer, Zve64f 64 bit single precision floating point, Zve64d 64 bit double precision floating point



### **V** Vector

- Int ops: add, sub, reverse sub, sign/zero extend, add w carry, sub w borrow, bitwise logical, single width (s-w) shift, narrowing right shift, signed/unsigned (s/u) compares, min/max, s-w mul, divide, widening (wid) mult, s-w mul add, wid mul add, merge, move, s-w/wid reductions (red) for sum, min/max, logical
- Fixed point (fxp) ops: s-w saturating (sat)/averaging (avg) add/sub, s-w fractional mul with rounding (rnd) and sat, s-w scaling (scl) shifts, narrowing (nar) s/u fxp clip w sat/rnd/scl
- Floating point (fp) ops: s-w/wid add/sub/fused-mul-add, s-w mult/div, wid mult, square root, reciprocal square-root estimate, min/max, sign injection, compare, classify, merge, move, s-w/wid/nar converts fp & int, red for ordered/unordered sum & min/maxMask ops: logical, pop, find first, set only before/including first, iota (sum of mask bits), element index
- Move ops: scalar, slide up/down, scatter, gather, compress, whole vector reg move



#### RISC-V Vector versus ARM vs AVX512

|                                                   | RVV             | SVE                     | AVX512              |
|---------------------------------------------------|-----------------|-------------------------|---------------------|
| Approximate number of instructions                | 100             | 400                     | 2015                |
| Spec supports multiple vector sizes               | Yes             | Yes                     | No                  |
| VL register (implementation defined configurable) | Yes             | No                      | No                  |
| Masks                                             | Yes (1)         | Yes (16)                | Yes (8)             |
| Narrowing/Widening                                | Yes, LMUL       | Yes, 2 instructions     | Yes, 2 instructions |
| Mixed Datatype Vectorization                      | Uses LMUL       | Pack/Unpack             | Pack/Unpack         |
| Hardware Unrolling (LMUL)                         | Yes             | No                      | No                  |
| Polymorphic Encoding                              | Yes, vtype      | No                      | No                  |
| Strided Memory Access                             | Yes             | No                      | No                  |
| Gather/Scatter                                    | Yes             | Yes                     | Yes                 |
| Structured/Segmented Loads                        | Yes             | Yes                     | No                  |
| Forward Progress on gather/scatter                | Vstart          | Repeat full instruction | Mask state          |
| Fixed Point Support                               | Yes             | Partial                 | No                  |
| Complex Support                                   | No              | Yes                     | Partial             |
| Reductions                                        | Yes             | Yes                     | No                  |
| Register Gather                                   | Yes             | Yes                     | No                  |
| Tail Element control                              | Merge, Agnostic | Merge, Zeroing          | Merge, Zeroingº     |
| Destructive destination                           | No              | Yes                     | No                  |

#### Standardizing Matrix Extensions for RISC-V

#### Use cases

HPC: GEMM as in BLAS

- ML: Fully connected layers

ML: Convolution (direct or Winograd)

Others: Discrete Fourier Transform

#### Source data types

- FP8/16/32/64
- bfloat16
- Integer 8/16/32 bits
- Quantized integer 1/2/4/8/16 bits

#### **Accumulator:**

- Widening of sources
- 32- and 64-bit accuracy

#### Demanding requirements, for demanding applications:

- Scalable (build once, reuse across generations)
- High computational intensity (multiply-adds per load)
- High computation rates (TeraOps)

#### Two complementary flavours for design flexibility

- Integrated Matrix Facility (IMF):
   Fully integrated with a standard vector unit
   Driven from Vector SIG
- Attached Matrix Facility (AMF):
   Orthogonal with any vector unit.

   Driven from Al/ML SIG





## Software Ecosystem

This is our number one priority



#### RISC-V will have the best ecosystem

- Largest number of players
- All cores in system become RISC-V
- Software wants to run on the best hardware

- Hardware and software have been co-evolving rapidly
- Long-running silicon and core developments bearing fruit now
- As advantages and future become clearer, greater motivation to move to RISC-V
- Positive feedback on software ecosystem growth



## HPC Specific (1 of 3)

- Operating System: Linux.
  - Military prefer Red Hat Enterprise Linux (from John Leidel)
  - Note: BSC MareNostrum runs on SUSE
- 2. Compilers: GCC and LLVM (moving towards LLVM)
  - Military needs Fortran and LLVM does not have a Fortran Compiler (however there is a project called LFortran which might have some potential.https://lfortran.org/)
- 3. Application specific :
  - OpenBLAS: supported on RV (OpenBLAS is an optimized BLAS (Basic Linear Algebra Subprograms) library based on GotoBLAS2 1.13 BSD version.) Current upstream support in BLIS/FLAME
  - OpenSHMEM, (TCL did some work for RV but more needs to be done)OpenSHMEM is an effort to create a specification for a standardized API for parallel programming in the Partitioned Global Address Space.
  - OpenUCX, (TCL did some work for RV but more needs to be done) Unified Communication X an open-source, production-grade communication framework for data-centric and high-performance applications



## HPC Specific (2 of 3)

- Application specific (continued from previous slide):
  - RISE projects:
    - simpleperf Profiler
    - PAPI Profiler
    - Libpmf4 Profiler
    - System Tap (Supported on RV) Tracer
    - OpenOCD (Supported on RV) Tracer
    - ASan Checker
    - San Checker
    - LKP Benchmarks
    - Spec CPU Benchmarks
    - DynamoRIO DBI simulator
    - Valgrind (In progress on RV) Dynamic Binary Instrumentation
    - Gprof Profiler



## HPC Specific (3 of 3)

- 2. Application specific (continued from previous slide):
  - GraphBlas: (Not on RV) (I'græf bla:z/ (1)) is an API specification that defines standard building blocks for graph algorithms in the language of linear algebra.
  - BLIS Support is upcoming <a href="https://github.com/flame/blis\_(portable software framework for instantiating high-performance BLAS-like dense linear algebra libraries.">https://github.com/flame/blis\_(portable software framework for instantiating high-performance BLAS-like dense linear algebra libraries.)</a>
  - The GNU Multiple Precision Arithmetic Library. (Status of RV unknown, GNU MP is a portable library written in C for arbitrary precision arithmetic on integers, rational numbers, and floating-point numbers.)
  - OpenMP needs to be optimized for RV (Status or RV unknown and would need to be optimized; OpenMP API for parallel programming)
  - MPI The Message Passing Interface (MPI) is an open library standard for distributed memory <u>parallelization</u>. (Status of RV: Unknown and needs to be optimized for RV)
  - RAJA Portability Suite: Enabling Performance Portable CPU and GPU HPC Application from LLNL. (Status of RV: unknown and needs to be optimized for RV)
  - Kokkos Ecosystem from Sandia and five other DOE National Labs(Status unknown) Providing a vendor independent performance portable
    programming system for scientific, engineering, and mathematical software applications written in the C++ programming language.
  - FFTW ("Fastest Fourier Transform in the West") (Status non on RV yet) is a C subroutine library for computing the Discrete Fourier Transform (DFT) in one or more dimensions, of both real and complex data, and of arbitrarily large input size. FFTW also efficiently handles multiple, strided transforms.
  - TAU (Tuning and Analysis Utilities) (Status not on RV yet) is a comprehensive *profiling* and *tracing* toolkit for performance analysis of parallel programs written in Fortran, C, C++, Java, and Python. It is capable of gathering performance information through instrumentation of functions, methods, basic blocks, and statements.
  - LLNL Development Environment Software : full list: <a href="https://hpc.llnl.gov/software/development-environment-software">https://hpc.llnl.gov/software/development-environment-software</a>



#### **Accelerating the Rich RISC-V Ecosystem**



Model

**ISA** 

Tests

Attributes: Debuggable, Secure, Performant, Reliable/Serviceable/Diagnosable

©codeplay\*

SAIL

TinvEMU

Green Hills LAUTERBACK







Silicon Soft IP Training Academia Research Services

#### Software Ecosystem Resources

- Foundational Software Status for each extensions
- Draft <u>spreadsheet</u> of software on RISC-V status (140+ being tracked)
  - Hired RVI Software Ecosystem Director. First task is a comprehensive one stop clearinghouse of RISC-V commercial and open source software status
- RISC-V Ecosystem <u>Landscape</u>
- RISC-V <u>Exchange</u> (100s)
- A new Linux Foundation Project named RISE to accelerate open source software development on RISC-V



### **Profiles with Key Ecosystem Status**

| 1                                      |                           |                                                 |        | MAJOR                         |                              |                                     |                   |                                                    |                                                                                                                                                                                      |                    |      |                     |                   |                      |     |     |      |      |       |     |      |        |
|----------------------------------------|---------------------------|-------------------------------------------------|--------|-------------------------------|------------------------------|-------------------------------------|-------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|---------------------|-------------------|----------------------|-----|-----|------|------|-------|-----|------|--------|
| extension/base<br>name - best<br>guess | ratification package name | description (what this does, in English)        | Ю      | extensions included (subsets) | implies (and<br>transitives) | incompatible<br>(and<br>transitive) | ratified<br>(y/n) | ratified<br>year (or<br>expected<br>) or<br>future | RV<br>120                                                                                                                                                                            | (6                 | 4    | RVA2<br>(64<br>only |                   | VA23<br>(64<br>inly) |     | ACT | SAIL | QEMU | SPIKE | GCC | LLVM | binuti |
|                                        |                           |                                                 |        |                               |                              |                                     |                   |                                                    | m - mandatory, mH - m if H is implemented, o - optional, n - non-profile options, p - part of an optional extension but not an optional extension itself RV/32 is only applicable to |                    |      |                     |                   |                      |     |     |      |      |       |     |      |        |
|                                        |                           |                                                 |        |                               |                              |                                     |                   |                                                    |                                                                                                                                                                                      |                    | and  | RVI (               |                   |                      |     |     |      |      |       |     |      |        |
|                                        |                           |                                                 |        |                               |                              |                                     |                   |                                                    |                                                                                                                                                                                      | u.                 | _    | U                   | s u               | 3                    |     |     |      |      |       |     |      |        |
| A                                      | original                  | Atomics                                         | unpriv | Zaamo, Zairsc                 |                              |                                     | 191               | 2019                                               | 0                                                                                                                                                                                    | m                  | m    | m                   | n m               | m                    |     |     | e e  |      |       |     |      |        |
| С                                      | original                  | Compressed instructions                         | priv   |                               |                              |                                     | y                 | 2019                                               | and the last                                                                                                                                                                         | THE REAL PROPERTY. |      | m                   | COLUMN TO SERVICE | 10000                |     | ¥   | y    |      |       |     |      |        |
| D                                      | original                  | floating point, double-precision<br>(implies F) | unpriv |                               | F                            | Zdinx                               | 1y                | 2019                                               |                                                                                                                                                                                      |                    | 1000 | m                   |                   |                      |     | y   | y    |      |       |     |      |        |
| F                                      | original                  | floating point, single-precision                | unpriv |                               | Ziosr                        | Zfinx                               | y                 | 2019                                               | 0                                                                                                                                                                                    | m)                 | m    | m                   | n n               | m                    |     |     | y.   |      |       |     |      |        |
| н                                      | н                         | hypervisor                                      | unpriv |                               |                              |                                     | - 4               | 2021                                               | n                                                                                                                                                                                    | n                  | n    | n                   | o n               | 0                    |     | -30 |      |      |       | n/a | n/a  |        |
| M                                      | original                  | multiply/divide                                 | priv   |                               |                              |                                     | 3                 | 2019                                               | 0                                                                                                                                                                                    | m                  | m    | m                   | n n               | m                    | - N | У   | У    |      |       |     |      |        |
| N                                      | N                         | user level interrupts                           | unpriv |                               |                              |                                     | п                 | future                                             | п                                                                                                                                                                                    | n                  | n    | n                   | n n               | n                    |     | 2   |      |      |       |     |      |        |
| Q                                      | original                  | floating point, quad-precision                  | priv   |                               |                              |                                     | y                 | 2019                                               | n                                                                                                                                                                                    | n                  | n    | n i                 | n n               | n                    |     | .0  |      |      |       |     |      |        |
| RV32E                                  | RVE                       | integer base for RVE32                          | unpriv |                               |                              |                                     | · · ·             | 2023                                               | п                                                                                                                                                                                    | n                  | n    | n                   | n n               | n                    |     | y   | y    |      |       | 1   |      | 1 m    |
| RV321                                  | original                  | integer base for RVI32                          | unpriv |                               |                              |                                     | y                 | 2019                                               | m                                                                                                                                                                                    | n                  | n    | n i                 | n n               | n                    |     | in  | y    |      |       |     |      |        |
| RV64E                                  | RVE                       | integer base for RVE64                          | unpriv |                               |                              | 1                                   | У                 | 2023                                               | п                                                                                                                                                                                    | n                  | n    | n i                 | n n               | n                    |     | У   | У    |      |       |     | 7    |        |
| RV64I                                  | original                  | integer base for RVI64                          | unpriv |                               |                              |                                     | (4)               | 2019                                               | m                                                                                                                                                                                    | m                  | m    | m r                 | n n               | m                    |     | 0.0 |      |      |       |     |      |        |
| the solet so                           |                           | only if H: For any homeounter that is           |        |                               |                              |                                     |                   |                                                    |                                                                                                                                                                                      |                    |      |                     |                   |                      |     |     |      |      |       |     |      |        |



## Commercial & Open Source SW

| Project Name + | Source Code Location                           | → mark's target →   | mark's categories == | Project Area                        | Has it<br>started<br>work on<br>RISC-V7 | RISC-V Support Stage<br>(the baseline is the<br>x86,64 support when<br>possible; supported<br>means it has the base<br>support for RISC-V,<br>works, but there is<br>still more work to be<br>done; fully supported<br>means out-of-box<br>support for RISC-V) | riscv32 | riscv64 | oss or commercial | community-driver |  |
|----------------|------------------------------------------------|---------------------|----------------------|-------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------------------|------------------|--|
| LibreOffice    | https://git.libreoffice.org/core/              | neer                | арр                  | Office Suite                        | 1                                       | supported                                                                                                                                                                                                                                                      |         | (2)     | Open Source       | - 0              |  |
| MediaWiki      | https://github.com/wikimedia/mediawiki         | lt.                 | application          | Collaboration                       | - 4                                     | supported                                                                                                                                                                                                                                                      |         |         | Open Source       | · Ø              |  |
| WordPress      | https://core.frac.wordpress.org/browser        |                     | application          | Collaboration/Content<br>Management | 2                                       | unknown                                                                                                                                                                                                                                                        |         |         | Open Source       | . 0              |  |
| goc            | https://github.com/gcc-mirror/gcc              | developer           | compiler             | Toolchain                           | 18                                      | supported .                                                                                                                                                                                                                                                    |         |         | Open Source       | - 0              |  |
| GNU Mes        | https://www.gnu.org/softwace/mes/              | developer           | compiler             | Bootstrap                           |                                         | in progress                                                                                                                                                                                                                                                    |         | 62      | Open Source       |                  |  |
| GO             | https://github.com/golang/go                   | developer           | compiler             | Toolchain                           | -                                       | supported                                                                                                                                                                                                                                                      |         | (52)    | Open Source       |                  |  |
| Green Hills    | 7                                              | developer           | compiler             | Operating System                    |                                         | supported                                                                                                                                                                                                                                                      | 2       | E2      | Commercial        |                  |  |
| LLVM           | https://github.com/livm/livm-project           | general development | compiler             | Compiler                            | 18                                      | aupported                                                                                                                                                                                                                                                      |         |         | Open Source       |                  |  |
| Rust           | https://github.com/nust-lang/nust              |                     | compiler             | Language                            | 1                                       | supported                                                                                                                                                                                                                                                      |         |         | Open Source       |                  |  |
| MarieDB        | https://github.com/MariaDB/server              | infrastructure      | database             | Databasa                            |                                         | supported                                                                                                                                                                                                                                                      |         |         | Open Source       |                  |  |
| memcached      | https://github.com/memcached/memcached         | infrastructure      | database             | Storage                             | 2                                       | unknown                                                                                                                                                                                                                                                        | - 0     |         | Open Source       |                  |  |
| MongoDB        | 7                                              |                     | database             | Database                            | 7                                       | unknown                                                                                                                                                                                                                                                        |         |         | Open Source       |                  |  |
| MySQL          | https://github.com/mysol                       |                     | database             | Database                            |                                         | supported                                                                                                                                                                                                                                                      | 2       | 2       | Open Source       |                  |  |
| Redis          | https://github.com/redis/redis                 |                     | database             | Database                            | 10                                      | supported                                                                                                                                                                                                                                                      | - 52    | 63      | Open Source       |                  |  |
| cryptoapi      | -0.000000000000000000000000000000000000        | security            | library              | library                             | 7                                       | unknown                                                                                                                                                                                                                                                        |         |         | Open Source       |                  |  |
| AUGO           | bites fight is now County out of \$1000 Things | 110000              | effective.           | According System                    |                                         | Victoria Co                                                                                                                                                                                                                                                    | 800     | 660     | Once Parent       |                  |  |





## Accelerating and building

the strongest KVM SALUS fentiss X ecosystem Sparta SPIKE Tere Press TGC-VP TreyEMU SELVEN Valtrix excess imperas SHEMENS Single Board Computers Chips \* Processors Source: https://landscape.riscv.org/ **E4** COURT TO https://sites.google.com/riscv.org/softwa Updated August 2023

Well-CRTC

RISC-V software ecosystem status: re-ecosystem-status

#### RISC-V Exchange





Connectivity management Course materials

Debugging

Hypervisors





#### Verification

- DV is done by implementers and DV providers
  - See risc.org/exchange for a list of providers
- Implementations can be wildly different
- Open source implementations include full RTL and DV
- Compatibility is determined by passing basic architecture tests (supplied by RISC-V and depends on SAIL formal model for golden results) and selfattestation for OSs, DV, etc.





## Programs: DevBoard Seed









- Supply Chain issues dissipating.
- RVI distributing more boards in 2023
- Lots of new SBCs



Mango Pl



## **Development Partners**

- 7 Dev Partners
- 4 projects completed in 2023
- 22 projects underway
- Vector SAIL work still very close to final acceptance. Hopefully performing the final reviews.
- Intel working on RVV instructions for Valgrind as part of on-boarding process and will do future projects there.





Join RISC-V

Change the World!

## Questions

