# 1. Description

## 1.1. Project

| Project Name    | TRY               |
|-----------------|-------------------|
| Board Name      | custom            |
| Generated with: | STM32CubeMX 5.0.0 |
| Date            | 12/25/2018        |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate      | Label |
|------------|-----------------|----------|----------------|-------|
| LQFP144    | (function after |          | Function(s)    |       |
|            | reset)          |          |                |       |
| 6          | VBAT            | Power    |                |       |
| 16         | VSS             | Power    |                |       |
| 17         | VDD             | Power    |                |       |
| 21         | PF9 *           | I/O      | GPIO_Output    | LED0  |
| 22         | PF10 *          | I/O      | GPIO_Output    | LED1  |
| 23         | PH0-OSC_IN      | I/O      | RCC_OSC_IN     |       |
| 24         | PH1-OSC_OUT     | I/O      | RCC_OSC_OUT    |       |
| 25         | NRST            | Reset    |                |       |
| 30         | VDD             | Power    |                |       |
| 31         | VSSA            | Power    |                |       |
| 32         | VREF+           | Power    |                |       |
| 33         | VDDA            | Power    |                |       |
| 36         | PA2             | I/O      | USART2_TX      |       |
| 37         | PA3             | I/O      | USART2_RX      |       |
| 38         | VSS             | Power    |                |       |
| 39         | VDD             | Power    |                |       |
| 51         | VSS             | Power    |                |       |
| 52         | VDD             | Power    |                |       |
| 61         | VSS             | Power    |                |       |
| 62         | VDD             | Power    |                |       |
| 69         | PB10            | I/O      | USART3_TX      |       |
| 70         | PB11            | I/O      | USART3_RX      |       |
| 71         | VCAP_1          | Power    |                |       |
| 72         | VDD             | Power    |                |       |
| 83         | VSS             | Power    |                |       |
| 84         | VDD             | Power    |                |       |
| 94         | VSS             | Power    |                |       |
| 95         | VDD             | Power    |                |       |
| 101        | PA9             | I/O      | USART1_TX      |       |
| 102        | PA10            | I/O      | USART1_RX      |       |
| 103        | PA11            | I/O      | CAN1_RX        |       |
| 104        | PA12            | I/O      | CAN1_TX        |       |
| 105        | PA13            | I/O      | SYS_JTMS-SWDIO |       |
| 106        | VCAP_2          | Power    |                |       |
| 107        | VSS             | Power    |                |       |
| 108        | VDD             | Power    |                |       |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 109                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           |       |
| 120                   | VSS                                   | Power    |                          |       |
| 121                   | VDD                                   | Power    |                          |       |
| 130                   | VSS                                   | Power    |                          |       |
| 131                   | VDD                                   | Power    |                          |       |
| 138                   | BOOT0                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



Page 5

# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                   |
|-----------------------------------|-------------------------|
| Project Name                      | TRY                     |
| Project Folder                    | E:\RM\TRY               |
| Toolchain / IDE                   | MDK-ARM V5              |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.23.0 |

## 5.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                             |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| MCU       | STM32F407ZGTx |
| Datasheet | 022152_Rev8   |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| 11/700      | 3.3 |

# 7. IPs and Middleware Configuration 7.1. CAN1

mode: Mode

#### 7.1.1. Parameter Settings:

#### **Bit Timings Parameters:**

Prescaler (for Time Quantum) 3 \*

Time Quantum 71.42857142857143 \*

1 Time

Time Quanta in Bit Segment 1 9 Times \*
Time Quanta in Bit Segment 2 4 Times \*

Basic Parameters:

ReSynchronization Jump Width

Time Triggered Communication Mode

Automatic Bus-Off Management

Disable

Automatic Wake-Up Mode

No-Automatic Retransmission

Disable

Receive Fifo Locked Mode

Transmit Fifo Priority

Disable

Enable \*

**Advanced Parameters:** 

Operating Mode Normal

#### 7.2. RCC

#### High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 7.2.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulatror Voltage Scale Power Regulator Voltage Scale 1

#### 7.3. SYS

**Debug: Serial Wire** 

Timebase Source: SysTick

#### 7.4. TIM3

**Clock Source : Internal Clock** 

7.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 8399 \*

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 39 \*

Internal Clock Division (CKD) No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit)

Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### 7.5. TIM4

**Clock Source : Internal Clock** 

#### 7.5.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 8399 \*
Counter Mode Up
Counter Period (AutoReload Register - 16 bits value ) 9 \*

Internal Clock Division (CKD) No Division

#### **Trigger Output (TRGO) Parameters:**

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

#### 7.6. USART1

**Mode: Asynchronous** 

#### 7.6.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.7. USART2

**Mode: Asynchronous** 

#### 7.7.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 100000 \*

Word Length 8 Bits (including Parity)

Parity Even \*

Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.8. USART3

**Mode: Asynchronous** 

#### 7.8.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.9. FREERTOS

mode: Enabled

#### 7.9.1. Config parameters:

#### Versions:

FreeRTOS version 9.0.0
CMSIS-RTOS version 1.02

#### Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

1000 TICK\_RATE\_HZ MAX\_PRIORITIES 7 MINIMAL\_STACK\_SIZE 128 MAX\_TASK\_NAME\_LEN 16 Disabled USE\_16\_BIT\_TICKS Enabled IDLE\_SHOULD\_YIELD Enabled USE\_MUTEXES Disabled USE\_RECURSIVE\_MUTEXES Disabled USE\_COUNTING\_SEMAPHORES QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled
ENABLE\_BACKWARD\_COMPATIBILITY Enabled
USE\_PORT\_OPTIMISED\_TASK\_SELECTION Enabled
USE\_TICKLESS\_IDLE Disabled
USE\_TASK\_NOTIFICATIONS Enabled

#### Memory management settings:

Memory AllocationDynamicTOTAL\_HEAP\_SIZE15360Memory Management schemeheap\_4

#### Hook function related definitions:

USE\_IDLE\_HOOK Disabled
USE\_TICK\_HOOK Disabled
USE\_MALLOC\_FAILED\_HOOK Disabled
USE\_DAEMON\_TASK\_STARTUP\_HOOK Disabled
CHECK\_FOR\_STACK\_OVERFLOW Disabled

#### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled USE\_TRACE\_FACILITY Disabled

USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

Software timer definitions:

USE\_TIMERS Disabled

Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### 7.9.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled Enabled vTaskDelete vTaskCleanUpResources Disabled Enabled vTaskSuspend vTaskDelayUntil Disabled vTaskDelay Enabled Enabled xTaskGetSchedulerState xTaskResumeFromISR Enabled xQueueGetMutexHolder Disabled xSemaphoreGetMutexHolder Disabled Disabled pcTaskGetTaskName ux Task Get Stack High Water MarkDisabled Disabled xTaskGetCurrentTaskHandle Disabled eTaskGetState xEventGroupSetBitFromISR Disabled xTimerPendFunctionCallDisabled Disabled xTaskAbortDelay xTaskGetHandle Disabled

#### \* User modified value

# 8. System Configuration

## 8.1. GPIO configuration

| IP     | Pin             | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label |
|--------|-----------------|--------------------|------------------------------|-----------------------------|----------------|------------|
| CAN1   | PA11            | CAN1_RX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
|        | PA12            | CAN1_TX            | Alternate Function Push Pull | No pull-up and no pull-down | Very High      |            |
| RCC    | PH0-<br>OSC_IN  | RCC_OSC_IN         | n/a                          | n/a                         | n/a            |            |
|        | PH1-<br>OSC_OUT | RCC_OSC_OUT        | n/a                          | n/a                         | n/a            |            |
| SYS    | PA13            | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a            |            |
|        | PA14            | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a            |            |
| USART1 | PA9             | USART1_TX          | Alternate Function Push Pull | Pull-up                     | Very High<br>* |            |
|        | PA10            | USART1_RX          | Alternate Function Push Pull | Pull-up                     | Very High      |            |
| USART2 | PA2             | USART2_TX          | Alternate Function Push Pull | Pull-up                     | Very High      |            |
|        | PA3             | USART2_RX          | Alternate Function Push Pull | Pull-up                     | Very High      |            |
| USART3 | PB10            | USART3_TX          | Alternate Function Push Pull | Pull-up                     | Very High      |            |
|        | PB11            | USART3_RX          | Alternate Function Push Pull | Pull-up                     | Very High      |            |
| GPIO   | PF9             | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | LED0       |
|        | PF10            | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low            | LED1       |

## 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority    |
|-------------|--------------|----------------------|-------------|
| USART2_RX   | DMA1_Stream5 | Peripheral To Memory | Very High * |

#### USART2\_RX: DMA1\_Stream5 DMA request Settings:

Mode: Circular \*

Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*

Peripheral Data Width: Byte
Memory Data Width: Byte

## 8.3. NVIC configuration

| Interrupt Table                         | Enable | Preenmption Priority | SubPriority |  |
|-----------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                  | true   | 0                    | 0           |  |
| Hard fault interrupt                    | true   | 0                    | 0           |  |
| Memory management fault                 | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault    | true   | 0                    | 0           |  |
| Undefined instruction or illegal state  | true   | 0                    | 0           |  |
| System service call via SWI instruction | true   | 0                    | 0           |  |
| Debug monitor                           | true   | 0                    | 0           |  |
| Pendable request for system service     | true   | 15                   | 0           |  |
| System tick timer                       | true   | 15                   | 0           |  |
| DMA1 stream5 global interrupt           | true   | 5                    | 0           |  |
| CAN1 TX interrupts                      | true   | 5                    | 0           |  |
| CAN1 RX0 interrupts                     | true   | 5                    | 0           |  |
| TIM3 global interrupt                   | true   | 5                    | 0           |  |
| TIM4 global interrupt                   | true   | 5                    | 0           |  |
| USART1 global interrupt                 | true   | 5                    | 0           |  |
| USART2 global interrupt                 | true   | 5                    | 0           |  |
| USART3 global interrupt                 | true   | 5                    | 0           |  |
| PVD interrupt through EXTI line 16      | unused |                      |             |  |
| Flash global interrupt                  | unused |                      |             |  |
| RCC global interrupt                    | unused |                      |             |  |
| CAN1 RX1 interrupt                      | unused |                      |             |  |
| CAN1 SCE interrupt                      | unused |                      |             |  |
| FPU global interrupt                    | unused |                      |             |  |

<sup>\*</sup> User modified value

# 9. Software Pack Report