



Issue Date: Aug. 31, 2015

# ML620Q503H/Q504H

#### **Ultra Low Power 16-bit Microcontroller**

#### **GENERAL DESCRIPTION**

This LSI family is a high-performance 16-bit CMOS microcontroller into which rich peripheral circuits, such as synchronous serial port, UART, I<sup>2</sup>C bus interface (master), supply voltage level detect circuit, RC oscillation type A/D converter, and successive approximation type A/D converter are incorporated around 16-bit CPU nX-U16/100.

The CPU nX-U16/100 is capable of efficient instruction execution in 1-instruction 1-clock mode by 3-stage pipe line architecture parallel processing. The Flash ROM that is installed as program memory achieves low-voltage low-power consumption operation (read operation) is most suitable for battery-driven applications. And, this LSI has a data flash-memory fill area by a software which can be written in.

The on-chip debug function that is installed enables program debugging and programming.

#### **FEATURES**

- CPU
  - 16-bit RISC CPU (CPU name: nX-U16/100)
  - Instruction system: 16-bit instructions
  - Instruction set: Transfer, arithmetic operations, comparison, logic operations, multiplication/division,

bit manipulations, bit logic operations, jump, conditional jump, call return stack

manipulations, arithmetic shift, and so on

- Build-in On-Chip debug function
- Minimum instruction execution time

30.5 µs (@32.768 kHz system clock)

62.5ns (@16 MHz system clock)

- Built-in coprocessor for multiplication, division, and multiply-accumulate operations
  - Signed or unsigned operation setting
  - Multiplication: 16bit × 16bit (operation time 4 cycles)
  - Division: 32bit / 16bit (operation time 8 cycles)
  - Division: 32bit / 32bit (operation time 16 cycles)
  - Multiply-accumulate (non-saturating): 16bit × 16bit + 32bit (operation time 4 cycles)
  - Multiply-accumulate (saturating): 16bit × 16bit + 32bit (operation time 4 cycles)
- Internal memory
  - Supports ISP function (re-writing the program memory area by software)
  - Number of segments

| Product name | Flash r            | nemory           | SRAM             |
|--------------|--------------------|------------------|------------------|
| Product name | Program area*      | Data area        | SKAM             |
| ML620Q503H   | 32KB (16K × 16bit) | 2KB (1K × 16bit) | 2KB (1K × 16bit) |
| ML620Q504H   | 64KB (32K × 16bit) | 2KB (1K × 16bit) | 6KB (3K × 16bit) |

<sup>\*:</sup> including 1KB of unusable test area

- Interrupt controller (INTC)
  - 1 non-maskable interrupt sources (Internal source: 1)
  - 37 maskable interrupt sources (Internal sources: 29, External sources: 8)
  - Software interrupt (SWI): maximum 64 sources
  - External interrupts and comparator allow edge selection and sampling selection
  - Priority level (4-level) can be set for each interrupt
- Time base counter (TBC)
  - Low-speed time base counter ×1 channel



#### • Timers (TMR)

- -8 bits  $\times$  8 channels
  - (Timer0-7: 16-bit × 4 configuration available by using Timer0-1 or Timer2-3, Timer4-5, Timer6-7)
- Selection of one shot timer mode is possible
- External clock can be selected as timer clock.

#### • Function Timers (FTM)

- -16-bit  $\times$  4 channels
- Equipped with the timer/capture/PWM functions using a 16-bit counter
- Timer start/stop function by software/event trriger(external pin or other timer)
- External pin can be selected as counter clock
- Capture function (the measurement such as the pulse width is possible using external trigger input)
- Two types of PWM with the same period and different duties and complementary PWM with the dead time set can be output.

### • Watchdog timer (WDT)

- Non-maskable interrupt and reset
- Free running
- Overflow period: 4 types selectable (125ms, 500ms, 2s, and 8s when LSCLK = 32.768 kHz)

#### • Synchronous serial port (SSIOF/SSIO)

- without FIFOs (SSIO): 1 channel
- with 4-byte transmits and receives FIFOs (SSIOF): 1 channel
- Master/slave are selectable
- LSB first/MSB first are selectable
- 8-bit length/16-bit length are selectable
- Phase/Polarity of clock are selectable
- supports slave-select signal (only SSIOF)

### • UART (UARTF/UART)

- without FIFOs (UART): 1ch
- with 4-byte transmits and receives FIFOs (UARTF): 1ch
- Full duplex buffer system
- Communication speed: Settable within the range of 2400bps to 115200bps.
- Programmable interface (data length, parity, stop bits selectable)

### • I<sup>2</sup>C bus interface (I<sup>2</sup>C)

- Master function × 2 channel
- Fast mode (400 kbps), standard mode (100 kbps)

#### • General-purpose ports (PORT)

- Input port  $\times$  2, Input/output port  $\times$  36 channels

#### • Melody driver (MELODY)

- Tempo: 15 types
- Scale: 29 types (Melody sound frequency: 508 Hz to 10.922 kHz)
- Tone length: 63 types
- Buzzer output mode (4 output modes, 8 buzzer frequencies, 7duty levels at 4.096kHz /15 duty levels at other buzzer frequencies)

### • RC oscillation type A/D converter (RC-ADC)

- Time division × 2 channels
- 24-bit counter

- Successive approximation type A/D converter (SA-ADC)
  - Input × 12 channels
  - 12-bit A/D converter
  - Starting by trigger of Timer/FTM function.
  - Capacitive touch sense function
- Analog Comparator (CMP)
  - Input  $\times$  2ch
  - Common mode input voltage: 0.2V to V<sub>DD</sub>−0.2V
  - Input offset voltage: 30mV(max)
  - Interrupt allow edge selection and sampling selection are selectable
- Voltage Level Supervisor (VLS)
  - Threshold voltages: selectable from 13 levels
  - interrupt or reset generate are selectable
- Low Level Detector(LLD)
  - Judgement Voltage: 1.8V±0.2V
  - Usable as low level detection reset
- Reset
  - Reset by the RESET\_N pin
  - Reset by power-on detection
  - Reset by overflow of watchdog timer (WDT)
  - Reset by Voltage Leve Supervisor(VLS)
  - Reset by Low Level Detector(LLD)
- Clock
  - Low-speed clock: (This LSI can not guarantee the operation without low-speed clock)
    - Crystal oscillation (32.768 kHz)
    - External clock input (30kHz to 36kHz)
    - Built-in RC oscillation (32.768kHz)
  - High-speed clock:
    - Crystal/Ceramic oscillation (16 MHz)
    - External clock input (300kHz to 16 MHz)
    - Built-in RC oscillation (16MHz)

### • Power management

- HALT mode: Instruction execution by CPU is suspended. All peripheral circuits can keep in operating states.
- HALT-H mode: Instruction execution by CPU is suspended. Stop of high-speed oscillation automatically.
   All peripheral circuits can keep in operating states.
- DEEP-HALT mode: Instruction execution by CPU is suspended. Some peripheral circuits(Timer, LTB, etc.) can keep in operating states.
- STOP mode: Stop of low-speed oscillation and high-speed oscillation (Operations of CPU and peripheral circuits are stopped.)
- Clock gear: The frequency of high-speed system clock can be changed by software (1/1, 1/2, 1/4, 1/8,1/16,1/32) of the oscillation clock)
- Block Control Function: Power down (reset registers and stop clock supply) the circuits of unused peripherals.

#### • Shipment

– Die \* Please contact our responsible sales person for the pad layout information.

- 48-pin plastic TQFP

Tray

ML620Q503H-xxxTBWAAL ML620Q504H-xxxTBWAAL

Tape and Reel

ML620Q503H-xxxTBWABL ML620Q504H-xxxTBWABL

# • Guaranteed operating range

- Operating temperature (ambient) : −40°C to +85°C
- Operating voltage:  $V_{DD} = 1.8V$  to 5.5V

#### **BLOCK DIAGRAM**

### Block Diagram of ML620Q503H/Q504H



Figure 1. Block Diagram of ML620Q503H/Q504H

#### PIN CONFIGURATION

Pin Layout of ML620Q503H/Q504H TQFP Package



External interruput inputpin(EXI) can be assigned to P00-P05, PXT0-1, P20-P57.

\*3\$: MD0(P33 only), TMOUT

\*0 to \*7 and \*0\$ to \*7\$ has following functions. But 0\$-7\$ has limited function. Please refer to the pin list.

\*0 : SDA0, SOUT0, RXD0

\*1 : SCL0, SIN0, TXD0

\*2 : SCK0, TMOUT, TMCKI

\*3 : MD0, TMOUT, TMCKI

\*0\$ : SOUT0, RXD0

\*4 : SDA1, SOUTF0, RXDF0

\*5 : SCL1, SINF0, TXDF0

\*6 : LSCLKO,SCKF0, TMOUT, TMCKI

\*7 : OUTCLK,SSF0, TMOUT, TMCKI

\*4\$ : SOUTF0, RXDF0

\*1\$ : SIN0, TXD0

\*5\$ : SIN F0, TXDF0

\*2\$ : SCK0, TMOUT

\*6\$ : SCKF0, TMOUT

Figure 2. Pin Layout of ML620Q503H/Q504H TQFP Package

\*7\$: SSF0, TMOUT

# PIN LIST

| PKG        |                                  |     | 1st Function       | on                                                                                                              |          |     |                                                            | 2nd/3rd/4 | lth Fu | unction                  |          |     |                         |
|------------|----------------------------------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------|----------|-----|------------------------------------------------------------|-----------|--------|--------------------------|----------|-----|-------------------------|
| Pin<br>No. | Pin name                         | I/O | Reset State        | Function                                                                                                        | pin name | I/O | function                                                   | pin name  | I/O    | function                 | pin name | I/O | function                |
| 14,<br>45  | V <sub>SS</sub>                  | _   | _                  | Negative power supply pin                                                                                       | _        | _   | -                                                          | _         | -      | _                        | _        | _   | _                       |
| 13,<br>44  | $V_{DD}$                         | -   | -                  | Positive power supply pin                                                                                       | -        | -   | -                                                          | -         | -      | -                        | _        | -   | -                       |
| 43         | $V_{DDL}$                        | ı   | _                  | Power supply pin for<br>internal circuit<br>(internally generated)                                              | _        | _   | -                                                          | -         | ĺ      | _                        | -        | -   | _                       |
| 46         | $V_{DDX}$                        | -   | _                  | Power supply pin for<br>internal circuit (internall<br>generated)                                               | -        | _   | -                                                          | -         | -      | -                        | -        | -   | -                       |
| 12         | $V_{REF}$                        | I   | _                  | Reference voltage input pin of SA-ADC                                                                           | -        | -   | -                                                          | -         | -      | _                        | -        | -   | -                       |
| 1          | RESET_N                          | _   | Pull-up<br>Input   | Reset input pin                                                                                                 | -        | -   | 1                                                          | 1         | - 1    | -                        | 1        | _   | -                       |
| 42         | TEST1_N                          | ı   | Pull-up<br>Input   | Input pin for testing                                                                                           | -        | -   | _                                                          | -         | -      | _                        | -        | -   | -                       |
| 41         | TEST0                            | I/O | Pull-down<br>Input | Input/output pin for testing                                                                                    | _        | _   | -                                                          | -         | -      | _                        | _        | -   | -                       |
| 48         | PXT0/<br>EXII0/<br>XT0           | I   | Input<br>disable   | Input port/<br>External interrupt/<br>Low-speed oscillation<br>port                                             | -        | _   | -                                                          | _         | -      | _                        | -        | -   | _                       |
| 47         | PXT1/<br>EXI1/<br>XT1/<br>LSCLKI | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>Low-speed oscillation<br>port<br>Low-speed external<br>clock input | -        | _   | -                                                          | ı         | 1      |                          | -        | _   | -                       |
| 19         | P00/<br>EXI00/<br>AIN8           | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | IN0      | ı   | RC-ADC oscillation input                                   | SOUT0     | 0      | SSIO data output         | RXD0     | ı   | UART<br>data<br>input   |
| 20         | P01/<br>EXI01/<br>AIN9           | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | CS0      | 0   | RC-ADC reference capacitance connection pin                | SIN0      | 1      | SSIO data input          | TXD0     | 0   | UART<br>data<br>output  |
| 21         | P02/<br>EXI02/<br>AIN10          | 1/0 | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | RCT0     | 0   | RCADC<br>resistor/capacitor<br>sensor connection<br>pin    | SCK0      | 1/0    | SSIO clock input/output  | TMOUT0   | 0   | FTM<br>output           |
| 22         | P03/<br>EXI03/<br>AIN11          | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | RS0      | 0   | RC-ADC reference resistor connection pin                   | _         | ı      | _                        | TMOUT1   | 0   | FTM<br>output           |
| 23         | P04/<br>EXI04                    | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt                                                                        | RT0      | 0   | RC-ADC<br>measurement<br>resistor sensor<br>connection pin | _         | -      | _                        | -        | -   | -                       |
| 24         | P05/<br>EXI05                    | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt                                                                        | RCM      | 0   | RC-ADC oscillation monitor                                 | -         | -      | _                        | -        | _   | -                       |
| 2          | P10/<br>OSC0                     | I/O | Hi-Z<br>output     | Input-Output port/<br>High-speed oscillation<br>port                                                            | _        | _   | _                                                          | _         | 1      | _                        | ı        | _   | _                       |
| 3          | P11/<br>OSC1/<br>CLKIN           | I/O | Hi-Z<br>output     | Input-Output port/<br>High-speed oscillation<br>port<br>High-speed external<br>clock input                      | _        | _   | -                                                          | _         | 1      | _                        | -        | _   | _                       |
| 15         | P20/<br>EXI20/<br>AIN4           | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | IN1      | ı   | RC-ADC oscillation input                                   | SOUTF0    | 0      | SSIOF data output        | RXDF0    | - 1 | UARTF<br>data<br>input  |
| 16         | P21/<br>EXI21/<br>AIN5           | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | CS1      | 0   | RC-ADC reference capacitance connection pin                | SINF0     | ı      | SSIOF data input         | TXDF0    | 0   | UARTF<br>data<br>output |
| 17         | P22/<br>EXI22/<br>AIN6           | I/O | Hi-Z<br>output     | Input-Output port/<br>External interrupt/<br>SA-ADC input                                                       | RS1      | 0   | RC-ADC reference resistor connection pin                   | SCKF0     | I/O    | SSIOF clock input/output | TMOUT2   | 0   | FTM<br>output           |

# ML620Q503H/Q504H

| PKG        |                                  |     | 1st Function   | on                                                                            | 2nd/3rd/4th Function |     |                                                            |          |     |                           |          |     |                         |
|------------|----------------------------------|-----|----------------|-------------------------------------------------------------------------------|----------------------|-----|------------------------------------------------------------|----------|-----|---------------------------|----------|-----|-------------------------|
| Pin<br>No. | Pin name                         | I/O | Reset State    | Function                                                                      | pin name             | I/O | function                                                   | pin name | I/O | function                  | pin name | I/O | function                |
| 18         | P23/<br>EXI23/<br>AIN7           | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>SA-ADC input                     | RT1                  | 0   | RC-ADC<br>measurement<br>resistor sensor<br>connection pin | SSF0     | I/O | SSIOF select input/output | TMOUT3   | 0   | FTM<br>output           |
| 4          | P30/<br>EXI30/<br>CMP0P          | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Comparator plus input            | SDA0                 | I/O | I <sup>2</sup> C data input/output                         | SOUT0    | 0   | SSIO data output          | RXD0     | ı   | UART<br>data<br>input   |
| 5          | P31/<br>EXI31/<br>CMP0M          | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Comparator minus<br>input        | SCL0                 | 0   | I <sup>2</sup> C clock output                              | SIN0     | ı   | SSIO data input           | TXD0     | 0   | UART<br>data<br>output  |
| 6          | P32/<br>EXI32/<br>CMP1P          | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Comparator plus input            | -                    | _   | _                                                          | SCK0     | I/O | SSIO clock input/output   | TMOUT4   | 0   | FTM<br>output           |
| 7          | P33/<br>EXI33/<br>CMP1M          | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Comparator minus<br>input        | MD0                  | 0   | Melody/Buzzer<br>output                                    | _        | -   | -                         | TMOUT5   | 0   | FTM<br>output           |
| 8          | P34/<br>EXI34/<br>AIN0           | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>SA-ADC input                     | SDA1                 | I/O | I <sup>2</sup> C data input/output                         | SOUTF0   | 0   | SSIOF data output         | RXDF0    | ı   | UARTF<br>data<br>input  |
| 9          | P35/<br>EXI35/<br>AIN1           | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>SA-ADC input                     | SCL1                 | 0   | I <sup>2</sup> C clock output                              | SINF0    | ı   | SSIOF data input          | TXDF0    | 0   | UARTF<br>data<br>output |
| 10         | P36/<br>EXI36/<br>AIN2           | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>SA-ADC input                     | -                    | _   | _                                                          | SCKF0    | I/O | SSIOF clock input/output  | TMOUT6   | 0   | FTM<br>output           |
| 11         | P37/<br>EXI37/<br>AIN3           | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>SA-ADC input                     | -                    | _   | _                                                          | SSF0     | I/O | SSIOF select input/output | TMOUT7   | 0   | FTM<br>output           |
| 25         | P40/<br>EXI40/<br>LED            | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>LED output                       | SDA0                 | I/O | I <sup>2</sup> C data input/output                         | SOUT0    | 0   | SSIO data output          | RXD0     | ı   | UART<br>data<br>input   |
| 26         | P41/<br>EXI41/<br>LED            | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>LED output                       | SCL0                 | 0   | I <sup>2</sup> C clock output                              | SIN0     | ı   | SSIO data input           | TXD0     | 0   | UART<br>data<br>output  |
| 27         | P42/<br>EXI42/<br>TMCKI0         | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Timer clock input                | -                    | _   | _                                                          | SCK0     | I/O | SSIO clock input/output   | TMOUT8   | 0   | FTM<br>output           |
| 28         | P43/<br>EXI43/<br>TMCKI1         | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Timer clock input                | MD0                  | 0   | Melody/Buzzer<br>output                                    | -        | -   | -                         | TMOUT9   | 0   | FTM<br>output           |
| 29         | P44/<br>EXI44                    | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt                                      | SDA1                 | I/O | I <sup>2</sup> C data input/output                         | SOUTF0   | 0   | SSIOF data output         | RXDF0    | 1   | UARTF<br>data<br>input  |
| 30         | P45/<br>EXI45                    | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt                                      | SCL1                 | 0   | I <sup>2</sup> C clock output                              | SINF0    | -   | SSIOF data input          | TXDF0    | 0   | UARTF<br>data<br>output |
| 31         | P46/<br>EXI46/<br>TMCKI2         | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Timer clock input                | LSCLKO               | 0   | Low-speed clock output                                     | SCKF0    | I/O | SSIOF clock input/output  | TMOUTA   | 0   | FTM<br>output           |
| 32         | P47/<br>EXI47/<br>TMCKI3         | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Timer clock input                | OUTCLK               | 0   | High-speed clock output                                    | SSF0     | I/O | SSIOF select input/output | TMOUTB   | 0   | FTM<br>output           |
| 33         | P50/<br>EXI50                    | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt                                      | SDA0                 | I/O | I <sup>2</sup> C data input/output                         | SOUT0    | 0   | SSIO data output          | RXD0     | 1   | UART<br>data<br>input   |
| 34         | P51/<br>EXI51                    | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt                                      | SCL0                 | 0   | I <sup>2</sup> C clock output                              | SIN0     | ı   | SSIO data input           | TXD0     | 0   | UART<br>data<br>output  |
| 35         | P52/<br>EXI52/<br>TMCKI4/<br>LED | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Timer clock input/<br>LED output | _                    | _   | _                                                          | SCK0     | I/O | SSIO clock input/output   | TMOUTC   | 0   | FTM<br>output           |
| 36         | P53/<br>EXI53/<br>TMCKI5/<br>LED | I/O | Hi-Z<br>output | Input-Output port/<br>External interrupt/<br>Timer clock input/<br>LED output | MD0                  | 0   | Melody/Buzzer<br>output                                    | _        | _   | _                         | TMOUTD   | 0   | FTM<br>output           |

# ML620Q503H/Q504H

| PKG        |                          | 1st Function |             |                                                                |          | 2nd/3rd/4th Function |                                    |          |     |                           |          |     |                         |
|------------|--------------------------|--------------|-------------|----------------------------------------------------------------|----------|----------------------|------------------------------------|----------|-----|---------------------------|----------|-----|-------------------------|
| Pin<br>No. | Pin name                 | I/O          | Reset State | Function                                                       | pin name | I/O                  | function                           | pin name | I/O | function                  | pin name | I/O | function                |
| 37         | P54/<br>EXI54            | I/O          |             | Input-Output port/<br>External interrupt                       | SDA1     | I/O                  | I <sup>2</sup> C data input/output | SOUTF0   | 0   | SSIOF data output         | RXDF0    |     | UARTF<br>data<br>input  |
| 38         | P55/<br>EXI55            | I/O          |             | Input-Output port/<br>External interrupt                       | SCL1     | 0                    | I <sup>2</sup> C clock output      | SINF0    | -   | SSIOF data input          | TXDF0    | -   | UARTF<br>data<br>output |
| 39         | P56/<br>EXI56/<br>TMCKI6 | I/O          |             | Input-Output port/<br>External interrupt/<br>Timer clock input | LSCLKO   | 0                    | Low-speed clock output             | SCKF0    | I/O | SSIOF clock input/output  | TMOUTE   | 0   | FTM<br>output           |
| 40         | P57/<br>EXI57/<br>TMCKI7 | I/O          |             | Input-Output port/<br>External interrupt/<br>Timer clock input | OUTCLK   | 0                    | High-speed clock output            | SSF0     | I/O | SSIOF select input/output | TMOUTF   | 0   | FTM<br>output           |

### PIN DESCRIPTION

The pin name represents the function pin name of the primary function of each terminal, The pin mode represents the set of mode register of Port Control. (1<sup>st</sup>:primary function, 2<sup>nd</sup>:secondary function, 3<sup>rd</sup>: tertiary function, 4<sup>th</sup>: quartic function)

| Pin name                                                                | I/O   | Description                                                                                                                                                                                                                                     | LSI pin name                                                     | Pin mode | Logic    |
|-------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------|----------|
| System                                                                  |       | ,                                                                                                                                                                                                                                               |                                                                  |          | <u>J</u> |
| RESET_N                                                                 | I     | Reset input pin. When this pin is set to a "L" level, system reset mode is set and the internal section is initialized. When this pin is set to a "H" level subsequently, program execution starts. A pull-up resistor is internally connected. | RESET_N                                                          | _        | L        |
| XT0                                                                     | I     | Crystal connection pin for low-speed clock.                                                                                                                                                                                                     | PXT0                                                             | 1st      | _        |
| XT1                                                                     | 0     | Capacitors $C_{DL}$ and $C_{GL}$ are connected across this pin and $V_{SS}$ as required.                                                                                                                                                        | PXT1                                                             | 1st      | _        |
| LSCLKI                                                                  | _     | External clock input for Low-speed clock.                                                                                                                                                                                                       | PXT1                                                             | 1st      | _        |
| OSC0                                                                    | Ι     | Crystal/ceramic connection pin for high-speed                                                                                                                                                                                                   | P10                                                              | 1st      | _        |
| OSC1                                                                    | 0     | clock (16 MHz max.). Capacitors $C_{DH}$ and $C_{GH}$ are connected across this pin and $V_{ss}$ .                                                                                                                                              | P11                                                              | 1st      | _        |
| CLKIN                                                                   | I     | External clock input for High-speed clock.                                                                                                                                                                                                      | P11                                                              | 1st      | _        |
| LSCLKO                                                                  | 0     | Low-speed clock output pin.                                                                                                                                                                                                                     | P46,P56                                                          | 2nd      |          |
| OUTCLK                                                                  | 0     | High-speed clock output pin.                                                                                                                                                                                                                    | P47,P57                                                          | 2nd      |          |
| General-purpos                                                          | e inp | _ · ·                                                                                                                                                                                                                                           |                                                                  |          |          |
| PXT0-PXT1                                                               | I     | General-purpose input port(without pull-up/pull-down resister).                                                                                                                                                                                 | PXT0-<br>PXT1                                                    | 1st      | _        |
| P00-P05                                                                 | I/O   | General-purpose input/output port.                                                                                                                                                                                                              | P00-P05                                                          | 1st      | _        |
| P10-P11                                                                 | I/O   | General-purpose input/output port.                                                                                                                                                                                                              | P10-P11                                                          | 1st      | _        |
| P20-P23                                                                 | I/O   | General-purpose input/output port.                                                                                                                                                                                                              | P20-P23                                                          | 1st      | _        |
| P30-P37                                                                 | I/O   | General-purpose input/output port.                                                                                                                                                                                                              | P30-P37                                                          | 1st      | _        |
| P40-P47                                                                 | I/O   | General-purpose input/output port.                                                                                                                                                                                                              | P40-P47                                                          | 1st      | _        |
| P50-P57                                                                 | I/O   | General-purpose input/output port.                                                                                                                                                                                                              | P50-P57                                                          | 1st      | _        |
| External interru                                                        | pt    |                                                                                                                                                                                                                                                 |                                                                  |          |          |
| EXII0-EXII1<br>EXI00-05<br>EXI20-23<br>EXI30-37<br>EXI40-47<br>EXI50-57 | _     | External maskable interrupt input pins. It is possible, for each bit, to specify whether the interrupt is enabled and select the interrupt edge by software.                                                                                    | PXT0-PXT1<br>P00-P05<br>P20-P23<br>P30-P37<br>P40-P47<br>P50-P57 | 1st      | H/L      |
| LED                                                                     |       |                                                                                                                                                                                                                                                 |                                                                  |          |          |
| LED                                                                     | 0     | N-channel open drain output pins to drive LED.                                                                                                                                                                                                  | P40,P41,P52,P53                                                  | 1st      | _        |
| Melody/Buzzer                                                           |       |                                                                                                                                                                                                                                                 |                                                                  |          |          |
| MD0                                                                     | _     | Melody/buzzer signal output pin.                                                                                                                                                                                                                | P33,P43,P53                                                      | 2nd      | Н        |
| UART                                                                    |       |                                                                                                                                                                                                                                                 |                                                                  |          |          |
| TXD0                                                                    | 0     | UART0 data output pin.                                                                                                                                                                                                                          | P01,P31,P41,P51                                                  | 4th      |          |
| RXD0                                                                    | I     | UART0 data input pin.                                                                                                                                                                                                                           | P00,P30,P40,P50                                                  | 4th      |          |
| TXDF0                                                                   | 0     | UART with FIFO data output pin.                                                                                                                                                                                                                 | P21,P35,P45,P55                                                  | 4th      | _        |
| RXDF0                                                                   | - 1   | UART with FIFO data input pin.                                                                                                                                                                                                                  | P20,P34,P44,P54                                                  | 4th      | _        |

# ML620Q503H/Q504H

| Pin name                      | I/O    | Description                                                                                                                                                                        | LSI pin name                                                              | Pin mode | Logic |
|-------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------|-------|
| I <sup>2</sup> C bus interfac | ce     |                                                                                                                                                                                    |                                                                           |          |       |
| SDA0                          | I/O    | I <sup>2</sup> C0 data input/output pin. This pin has an NMOS open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor. | P30,P40,P50                                                               | 2nd      | _     |
| SCL0                          | 0      | I <sup>2</sup> C0 clock output pin. This pin has an NMOS open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor.      | P31,P41,P51                                                               | 2nd      | _     |
| SDA1                          | I/O    | I <sup>2</sup> C1 data input/output pin. This pin has an NMOS open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor. | P34,P44,P54                                                               | 2nd      | _     |
| SCL1                          | 0      | I <sup>2</sup> C1 clock output pin. This pin has an NMOS open drain output. When using this pin as a function of the I <sup>2</sup> C, externally connect a pull-up resistor.      | P35,P45,P55                                                               | 2nd      | _     |
| Synchronous s                 | erial  |                                                                                                                                                                                    |                                                                           |          |       |
| SCK0                          | I/O    | Synchronous serial(SSIO) clock input/output pin.                                                                                                                                   | P02,P32,P42,P52                                                           | 3rd      |       |
| SIN0                          | ı      | Synchronous serial(SSIO) data input pin.                                                                                                                                           | P01,P31,P41,P51                                                           | 3rd      | _     |
| SOUT0                         | 0      | Synchronous serial(SSIO) data output pin.                                                                                                                                          | P00,P30,P40,P50                                                           | 3rd      | _     |
| SCKF0                         | I/O    | Synchronous serial with FIFO(SSIOF) clock input/output pin.                                                                                                                        | P22,P36,P46,P56                                                           | 3rd      | _     |
| SINF0                         | I      | Synchronous serial with FIFO(SSIOF) data input pin.                                                                                                                                | P21,P35,P45,P55                                                           | 3rd      | _     |
| SOUTF0                        | 0      | Synchronous serial with FIFO(SSIOF) data output pin.                                                                                                                               | P20,P34,P44,P54                                                           | 3rd      | _     |
| SSF0                          | I/O    | Synchronous serial with FIFO(SSIOF) select input/output pin.                                                                                                                       | P23,P37,P47,P57                                                           | 3rd      | L     |
| FTM                           |        |                                                                                                                                                                                    |                                                                           |          |       |
| TMOUT0-9<br>TMOUTA-F          | 0      | FTM output pin.                                                                                                                                                                    | P02,P03,P22,P23<br>P32,P33,P36,P37,<br>P42,P43,P46,P47<br>P52,P53,P56,P57 | 4th      | _     |
| TMCKI0-7                      | I      | External clock input pin for FTM                                                                                                                                                   | P42,P43,P46,P47,<br>P52,P53,P56,P57                                       | 1st      | _     |
| RC oscillation t              | type A | /D converter                                                                                                                                                                       |                                                                           |          |       |
| IN0                           | 1      | Channel 0 oscillation input pin.                                                                                                                                                   | P00                                                                       | 2nd      | _     |
| CS0                           | 0      | Channel 0 reference capacitor connection pin.                                                                                                                                      | P01                                                                       | 2nd      | _     |
| RS0                           | 0      | Reference resistor connection pin of Channel 0.                                                                                                                                    | P03                                                                       | 2nd      | _     |
| RT0                           | 0      | Resistor sensor connection pin of Channel 0 for measurement.                                                                                                                       | P04                                                                       | 2nd      | _     |
| RCT0                          | 0      | Resistor/capacitor sensor connection pin of Channel 0 for measurement.                                                                                                             | P02                                                                       | 2nd      | _     |
| RCM                           | 0      | RC oscillation monitor pin.                                                                                                                                                        | P05                                                                       | 2nd      | _     |
| IN1                           | ı      | Oscillation input pin of Channel 1.                                                                                                                                                | P20                                                                       | 2nd      | _     |
| CS1                           | 0      | Reference capacitor connection pin of Channel 1.                                                                                                                                   | P21                                                                       | 2nd      | _     |
| RS1                           | 0      | Reference resistor connection pin of Channel 1.                                                                                                                                    | P22                                                                       | 2nd      | _     |
| RT1                           | 0      | Resistor sensor connection pin for measurement of Channel 1.                                                                                                                       | P23                                                                       | 2nd      | _     |

# ML620Q503H/Q504H

| Pin name        | I/O    | Description                                                                                                                                         | LSI pin name                                            | Pin mode | Logic |
|-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------|-------|
| Successive app  | oroxin | nation type A/D converter                                                                                                                           |                                                         |          |       |
| $V_{REF}$       | I      | Reference voltage input pin for successive approximation type A/D converter.                                                                        | $V_{REF}$                                               | _        | _     |
| AIN0-11         | ı      | Channel 0 analog input for successive approximation type A/D converter.                                                                             | P34,P35,P36,P37,<br>P20,P21,P22,P23,<br>P00,P01,P02,P03 | 1st      | _     |
| Analog compar   | ator   |                                                                                                                                                     |                                                         |          |       |
| CMP0P           | ı      | Comparator0 Non-inverted input pin.                                                                                                                 | P30                                                     | 1st      | _     |
| CMP0M           | I      | Comparator0 Inverted input pin.                                                                                                                     | P31                                                     | 1st      | _     |
| CMP1P           | I      | Comparator1 Non-inverted input pin.                                                                                                                 | P32                                                     | 1st      |       |
| CMP1M           | I      | Comparator1 Inverted input pin.                                                                                                                     | P33                                                     | 1st      | _     |
| For testing     |        |                                                                                                                                                     |                                                         |          |       |
| TEST0           | I/O    | Input/output pin for testing. A pull-down resistor is internally connected.                                                                         | TEST0                                                   | _        | _     |
| TEST1_N         | I      | Input pin for testing. A pull-up resistor is internally connected.                                                                                  | TEST1_N                                                 | _        | _     |
| Power supply    |        |                                                                                                                                                     |                                                         |          |       |
| V <sub>SS</sub> | _      | Negative power supply pin.                                                                                                                          | V <sub>SS</sub>                                         | _        | _     |
| $V_{DD}$        | _      | Positive power supply pin.                                                                                                                          | $V_{DD}$                                                | _        | _     |
| $V_{DDL}$       | _      | Positive power supply pin (internally generated) for internal logic. Capacitors $C_{L0}$ and $C_{L1}$ are connected between this pin and $V_{SS}$ . | V <sub>DDL</sub>                                        | _        | _     |
| $V_{DDX}$       | _      | Positive power supply pin (internally generated) for low-speed oscillation. Capacitor $C_{X1}$ is connected between this pin and $V_{SS}$ .         | $V_{DDX}$                                               | _        | _     |

### TERMINATION OF UNUSED PINS

Table 1 shows methods of terminating the unused pins.

**Table 1** Termination of Unused Pins

| Pin              | Recommended pin termination |
|------------------|-----------------------------|
| RESET_N          | open                        |
| TEST0            | open                        |
| TEST1_N          | open                        |
| V <sub>REF</sub> | Connect to V <sub>DD</sub>  |
| P00 to P05       | open                        |
| PXT0 to PXT1     | open                        |
| P10 to P11       | open                        |
| P20 to P23       | open                        |
| P30 to P37       | open                        |
| P40 to P47       | open                        |
| P50 to P57       | open                        |

#### Note:

For unused input ports or unused input/output ports, if the corresponding pins are configured as high-impedance inputs and left open, the supply current may become excessively large. Therefore, it is recommended to configure those pins as either inputs with a pull-down resistor/pull-up resistor or outputs.

# **ELECTRIC CHARACTERISTICS**

### **Absolute Maximum Ratings**

(V<sub>SS</sub>=0V)

| Parameter              | Symbol                                         | Condition           | Rating                       | Unit |
|------------------------|------------------------------------------------|---------------------|------------------------------|------|
| Power supply voltage 1 | Power supply voltage 1 V <sub>DD</sub> Ta=25°C |                     | -0.3 to +6.0                 | V    |
| Power supply voltage 2 | ower supply voltage 2 V <sub>DDL</sub> Ta=25°C |                     | -0.3 to +2.0                 | V    |
| Power supply voltage 3 | $V_{DDX}$                                      | Ta=25°C             | -0.3 to +2.0                 | V    |
| Input voltage          | V <sub>IN</sub>                                | Ta=25°C             | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Output voltage         | V <sub>OUT</sub>                               | Ta=25°C             | -0.3 to V <sub>DD</sub> +0.3 | V    |
| Output current 1       | I <sub>OUT1</sub>                              | Port 0 to 2 Ta=25°C | -12 to +11                   | mA   |
| Output current 2       | I <sub>OUT2</sub>                              | Port 3 to 5 Ta=25°C | -12 to +20                   | mA   |
| Power dissipation      | PD                                             | Ta=25°C             | 0.9                          | W    |
| Storage temperature    | T <sub>STG</sub>                               |                     | -55 to +150                  | °C   |

# **Recommended Operating Conditions**

 $(V_{SS}=0V)$ 

| Parameter                                               | Symbol                      | Condition                   | Range                  | Unit |  |
|---------------------------------------------------------|-----------------------------|-----------------------------|------------------------|------|--|
| Operating temperature (Ambience)                        | T <sub>OP</sub>             | _                           | -40 to +85             | °C   |  |
| Operating voltage                                       | $V_{DD}$                    | _                           | 1.8 to 5.5             | V    |  |
| Reference voltage                                       | $V_{REF}$                   | _                           | 1.8 to V <sub>DD</sub> | V    |  |
| Operating frequency (CPU)                               | f <sub>OP</sub>             | _                           | 30k to 16.8M           | Hz   |  |
| Low-speed external clock input                          | f <sub>EXTL</sub>           | _                           | 30k to 36k             | Hz   |  |
| High-speed external clock input                         | f <sub>EXTH</sub>           | _                           | 2M to 16M              | Hz   |  |
| Low speed crystal oscillation frequency                 | f <sub>XTL</sub>            | _                           | 32.768k                | Hz   |  |
| Low speed crystal                                       | $C_{DL}$                    |                             | 6.8 to 12              |      |  |
| oscillation external capacitor 1                        | $C_GL$                      | Using VT-200-FL(from SII)   | 6.8 to 12              | pF   |  |
| Low speed crystal                                       | $C_{DL}$                    |                             | 12 to 16               |      |  |
| oscillation external capacitor 2                        | $C_GL$                      | Using DT-26(from Daishinku) | 12 to 16               | pF   |  |
| Low speed crystal *1                                    | $C_{DL}$                    |                             | 12 to 22               |      |  |
| oscillation external capacitor 3                        | $C_GL$                      | Using VT-200-F(from SII)    | 12 to 22               | pF   |  |
| High speed Crystal/<br>Ceramic oscillation<br>frequency | f <sub>XTH</sub>            | _                           | 16M                    | Hz   |  |
| High speed crystal                                      | $C_{DH}$                    | Using NX8045GB              | 12 to 20               |      |  |
| oscillation external capacitor                          | C <sub>GH</sub>             | (from Nihon Denpa Kogyo)    | 12 to 20               | pF   |  |
| Ceramic oscillation                                     | C <sub>DH</sub>             | Using FCSTCE16M0V53         | 0 to 5                 |      |  |
| External capacitor                                      | (trom Murata manutacturing) |                             | 0 to 5                 | pF   |  |
| V <sub>DDL</sub> external capacitor                     | CL                          | ESR ≦ 500mΩ                 | 2.2 ± 30%              | μF   |  |
| V <sub>DDX</sub> external capacitor                     | C <sub>X</sub>              | _                           | 0.33 ± 30%             | μF   |  |

<sup>\*1 :</sup> Please use this crystal except DEEPHALT mode because this LSI may not be functioning at DEEPHALT mode with the crystal. Please evaluate the matching when other crystal oscillator/ ceramic oscillator is used.

<sup>\*2 :</sup> Please evaluate on user's conditions, put on  $C_{L0}($  = 0.1uF) if necessary.

# ML620Q503H/Q504H

# **Operating Conditions of Flash Memory**

| (V <sub>SS</sub> = | (V0 |
|--------------------|-----|
|                    |     |

| Parameter                       | Symbol           | Cond                     | dition        | Range           | Unit  |  |
|---------------------------------|------------------|--------------------------|---------------|-----------------|-------|--|
| Operating temperature           | T <sub>OP</sub>  | Data area :              | write/erase   | -40 to +85      | °C    |  |
| (Ambience)                      | I Ob             | Program area             | : write/erase | 0 to +40        | °C    |  |
| Operating voltage<br>Write time | $V_{DD}$         | Write/                   | erase         | 1.8 to 5.5      | V     |  |
|                                 | C <sub>EPD</sub> | Data area (1,024B x 2)   |               | 10,000          | times |  |
|                                 | C <sub>EPP</sub> | Program area             |               | 100             | times |  |
|                                 |                  | Disalvarias              | Program area  | 8               | KB    |  |
| Erase unit                      | _                | Block erase              | Data area     | 2               |       |  |
|                                 |                  | Sector                   | erase         | 1               | KB    |  |
| Erase time(Maximum)             | _                | Block erase/Sector erase |               | 100             | ms    |  |
| Write unit                      | _                | _                        |               | 1 word (2 byte) | _     |  |

# AC characteristics (Oscillation, reset)

| $(V_{DD}=1.8 \text{ to } 5.5V, \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$ | V <sub>SS</sub> =0V, Ta | a=-40 to | +85°C , | unless | otherwise | specified) |
|-----------------------------------------------------------------------|-------------------------|----------|---------|--------|-----------|------------|
|-----------------------------------------------------------------------|-------------------------|----------|---------|--------|-----------|------------|

| Danis and an                              |                   | 0 10 5.5V, VSS    | 01, 14       | Rating | <del>•</del> ,• |        | Measuring |
|-------------------------------------------|-------------------|-------------------|--------------|--------|-----------------|--------|-----------|
| Parameter                                 | Symbol            | Condition         | Min.         | Тур.   | Max.            | Unit   | circuit   |
| Low speed crystal oscillation start time  | T <sub>XTL</sub>  | _                 | _            | _      | 2               | S      |           |
| High speed crystal oscillation start time | T <sub>XTH</sub>  | _                 | _            | _      | 20              | ms     |           |
| Low speed built-in RC                     | f <sub>LCR</sub>  | Ta=25°C           | typ<br>-1.5% | 32.768 | typ<br>+1.5%    | · kHz  |           |
| oscillation frequency*1*2                 | ILCR              | Ta=-40 ~<br>85°C  | typ<br>-5%   | 32.768 | typ<br>+5%      | KIIZ   |           |
| High speed build-in RC                    | f <sub>HCR</sub>  | Ta=25°C           | typ<br>-1%   | 16     | typ<br>+1%      | MHz    | 1         |
| oscillation frequency*1*2                 | THCR              | Ta=-40 to<br>85°C | typ<br>-5%   | 16     | typ<br>+5%      | 101112 |           |
| Reset pulse width                         | P <sub>RST</sub>  | _                 | 200          | _      | _               | us     |           |
| Reset noise elimination pulse width       | P <sub>NRST</sub> | _                 | _            | _      | 0.3             | us     |           |
| Power-on reset activation power rise time | T <sub>POR</sub>  | _                 | _            | _      | 10              | ms     |           |

<sup>\*1:</sup> Mean value of 1024 cycle.

<sup>\*2 :</sup> Guarantee value at the time of the shipment.



 $V_{DD}$   $0.9^*V_{DD}$   $0.1^*V_{DD}$   $T_{POR}$ 

Power on reset sequence

### **DC** Characteristics (**IDD**)

 $(V_{DD}=1.8 \text{ to } 5.5\text{V}, V_{SS}=0\text{V}, \text{ Ta}=-40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise specified})$ 

|                     |                                                | (100-110 10 0                                                     | 5.5 v , v <sub>SS</sub> =0 v , | 1 <b>u</b> = 10 |             | ting           | .000 0111      | 0.11100 | <u> </u>          |
|---------------------|------------------------------------------------|-------------------------------------------------------------------|--------------------------------|-----------------|-------------|----------------|----------------|---------|-------------------|
| Parameter           | Symbol                                         | Condition                                                         |                                | Min.            | Typ. (3.0V) | Max.<br>(3.6V) | Max.<br>(5.5V) | Unit    | Measuring circuit |
| Power               | IDD1                                           | CPU is Stopped<br>Low/High-speed oscillation is                   | Ta=25°C                        | ı               | 0.25        | 0.8            | 1.3            |         |                   |
| consumption 1       | IDDT                                           | stopped                                                           | Ta=-40 to 85°C                 | _               | _           | 15             | 18             | μА      |                   |
| Power               | IDD2                                           | DEEP-HALT mode *2*4 (LBTC function) Low-speed crystal oscillating | Ta=25°C                        | -               | 0.45        | 1.3            | 1.6            | μА      |                   |
| consumption 2       | (32.768kHz) High-speed oscillation is stopped. | Ta=-40 to 85°C                                                    | -                              | _               | 15          | 18             | μιτ            |         |                   |
| Power               | 111113                                         | HALT mode *2*4  (LTBC function)  Low-speed crystal oscillating    | Ta=25°C                        | -               | 2           | 2.7            | 3.0            | μΑ      |                   |
| consumption 3       |                                                | (32.768kHz) High speed oscillation is stopped.                    | Ta=-40 to 85°C                 | Í               |             | 18             | 19             |         | 1                 |
| Power               | IDD4                                           | CPU Low-speed *1*4 Low-speed built-in CR oscillating              | Ta=25°C                        | ı               | 10          | 12             | 13             | ۸       |                   |
| consumption 4       | דטטו                                           | High speed oscillation is stopped.                                | Ta=-40 to 85°C                 | I               | _           | 25             | 28             | μΑ      |                   |
| Power               | IDD5                                           | CPU High-speed(16MHz) *1*4                                        | Ta=25°C                        | ı               | 4           | 5.5            | 5.5            | mA      |                   |
| consumption 5       | 1003                                           | High-speed Built-in CR oscillating                                | Ta=-40 to 85°C                 | ı               | _           | 6              | 6              | ША      |                   |
| Power               | Power IDD6                                     | CPU High-speed(16MHz) *1*3*4 High speed crystal oscillating       | Ta=25°C                        | -               | 6           | 7.5            | 9.4            | mA      |                   |
| Power consumption 6 | וטטט                                           | (16MHz)                                                           | Ta=-40 to 85°C                 | ı               | _           | 8              | 9.9            | ША      |                   |

<sup>\*1 :</sup> at CPU activity rate =100% (No HALT state)

<sup>\*2:</sup> using 32.768KHz crystal oscillator VT-200-FL (from SII)(C<sub>GL</sub>/C<sub>DL</sub>=12pF) using 32.768KHz crystal oscillator DT-26(from Daishinku)(C<sub>GL</sub>/C<sub>DL</sub>=12pF)

 $<sup>^{\</sup>star 3}$  : using NX8045GB(from Nihon denpa kogyo) (C\_GH/C\_DH=16pF)

<sup>\*4:</sup> BLKCON0~BLKCON5 valid bits are all "1".

### DC Characteristics (VLS)

(V<sub>DD</sub>=1.8 to 5.5V, V<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

| (V <sub>DD</sub> =1.8 to 5.5 V, V <sub>SS</sub> =0 V, Ta=-40 to +85°C, unless otherwise specified)  Rating   Measuring |                  |             |           |                  |                  |      |           |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|------------------|-------------|-----------|------------------|------------------|------|-----------|--|--|--|--|--|
| Parameter                                                                                                              | Cumbal           | Condition   |           | Rating           |                  |      | Measuring |  |  |  |  |  |
| Parameter                                                                                                              | Symbol           | Condition   | Min.      | Тур.             | Max.             | Unit | circuit   |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = 3H | 1.798     | 1.898            | 1.998            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = 4H | 1.900     | 2.000            | 2.100            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = 5H | 1.993     | 2.093            | 2.193            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = 6H | 2.096     | 2.196            | 2.296            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = 7H | 2.209     | 2.309            | 2.409            |      |           |  |  |  |  |  |
| VLS judge                                                                                                              | V <sub>VLS</sub> | vlscon = 8H | 2.309     | 2.409            | 2.509            |      |           |  |  |  |  |  |
| voltage                                                                                                                |                  | vlscon = 9H | 2.505     | 2.605            | 2.705            | V    |           |  |  |  |  |  |
| (V <sub>DD</sub> =fall)                                                                                                |                  | vlscon = AH | 2.700     | 2.800            | 2.900            |      | 1         |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = BH | 2.968     | 3.068            | 3.168            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = CH | 3.294     | 3.394            | 394 3.494        |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = DH | 3.697     | 3.797            | 3.897            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = EH | 4.126     | 4.226            | 4.326            |      |           |  |  |  |  |  |
|                                                                                                                        |                  | vlscon = FH | 4.567     | 4.667            | 4.767            |      |           |  |  |  |  |  |
| V <sub>VLS</sub> Hysteresis                                                                                            |                  |             | $V_{VLS}$ | V <sub>VLS</sub> | V <sub>VLS</sub> |      |           |  |  |  |  |  |
| width                                                                                                                  | H <sub>VLS</sub> | _           | x<br>1.8% | x<br>3.8%        | x<br>6.3%        | V    |           |  |  |  |  |  |
| (V <sub>DD</sub> =rise)                                                                                                |                  |             | 1.0%      | 3.6%             | 0.5%             |      |           |  |  |  |  |  |

### DC characteristics (LLD)

( $V_{DD}$ =1.8 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

| Parameter            | Courada ad | Condition |      | Rating | Lloit | Measuring |         |
|----------------------|------------|-----------|------|--------|-------|-----------|---------|
|                      | Symbol     | Condition | Min. | Тур.   | Max.  | Unit      | circuit |
| LLD judge<br>Voltage | VLLR       | _         | 1.60 | 1.80   | 2.00  | V         | 1       |

# DC characteristics (Analog comparator)

(V<sub>DD</sub>=1.8 to 5.5V, V<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

|                            |                    | (100 ::0 to 0:01; 133 01; |        | , |                         |       | <del>00 0p0000/</del> |
|----------------------------|--------------------|---------------------------|--------|---|-------------------------|-------|-----------------------|
| Parameter S                | Symbol             | Condition                 | Rating |   |                         | Unit  | Measuring             |
|                            | Symbol             | Condition                 | Min.   |   | Max.                    | Offic | circuit               |
| Common input voltage range | V <sub>CMPIN</sub> | _                         | 0.2    | _ | V <sub>DD</sub><br>-0.2 | V     |                       |
| Input offset voltage       | V <sub>CMPOF</sub> | _                         | -30    | _ | 30                      | mV    | 1                     |
| Comparator judge time      | T <sub>CMP</sub>   | CMPP- CMPM =40mV          | _      | _ | 2                       | μS    |                       |

# DC characteristics (VOHL, IOHL)

(V<sub>DD</sub>=1.8 to 5.5V, V<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

|                                                                                                                                                                                                                                                                     | ( v    | DD=1.8 to 5.5V, V <sub>SS</sub> =UV, Ta=                    | 40 10 -                 |        | uriiess                         | otherwis | se specified) |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------|-------------------------|--------|---------------------------------|----------|---------------|
| Parameter                                                                                                                                                                                                                                                           | Symbol | Condition                                                   |                         | Rating |                                 | Unit     | Measuring     |
| i arameter                                                                                                                                                                                                                                                          | Symbol | Condition                                                   | Min.                    | Тур.   | Max.                            | Offic    | circuit       |
| Output voltage 1                                                                                                                                                                                                                                                    | VOH1   | $3.6V < V_{DD} \le 5.5V$<br>IOH=-2.5mA                      | V <sub>DD</sub><br>-0.6 | _      | -                               |          |               |
| ( P00-P05,<br>P10-P11<br>P20-P23,                                                                                                                                                                                                                                   | VOITI  | $1.8V \le V_{DD} \le 3.6V$ $IOH=-1.0mA$                     | V <sub>DD</sub><br>-0.5 | -      | Ī                               |          |               |
| P30-P37<br>P40-P47,                                                                                                                                                                                                                                                 | VOL1   | $3.6V < V_{DD} \le 5.5V$<br>IOL=+5.0mA                      | ı                       | -      | 0.6                             |          |               |
| P50-P57)                                                                                                                                                                                                                                                            | VOLI   | $1.8V \le V_{DD} \le 3.6V$ $IOL=+0.5mA$                     | -                       | _      | 0.4                             |          |               |
| Output voltage<br>2                                                                                                                                                                                                                                                 |        | $3.6V < V_{DD} \le 5.5V$<br>IOL=+5.0mA                      | -                       | -      | 0.4                             |          |               |
| (P40,P41,<br>P52, P53)                                                                                                                                                                                                                                              | VOL2   | $2.7V \le V_{DD} \le 3.6V$ $IOL=+5.0mA$                     | -                       | -      | 0.6                             | .,       | 2             |
| (LED mode is selected)                                                                                                                                                                                                                                              |        | $1.8V \le V_{DD} < 2.7V$<br>IOL=+2.0mA                      | -                       | -      | 0.4                             | V        | 2             |
| Output voltage 3<br>(P30,P31, P34, P35,<br>P40, P41, P44, P45,<br>P50, P51, P54, P55)<br>(I <sup>2</sup> C mode is<br>selected)<br>Output voltage 4<br>(P30, P31, P34, P35,<br>P40, P41, P44, P45,<br>P50, P51, P54, P55)<br>(I <sup>2</sup> C mode is<br>selected) |        | IOL3= +3mA (I <sup>2</sup> Cspec)<br>(V <sub>DD</sub> ≥ 2V) | I                       | _      | 0.4                             |          |               |
|                                                                                                                                                                                                                                                                     |        | IOL3= +2mA(I <sup>2</sup> Cspec)<br>(V <sub>DD</sub> < 2V)  | _                       | _      | V <sub>DD</sub><br><b>×</b> 0.2 |          |               |
| Output leak 1 (P00-P05,P20-P23,                                                                                                                                                                                                                                     | IOOH1  | VOH=V <sub>DD</sub> (at high impedance)                     | -                       | _      | +1                              |          |               |
| P30-P37, P40-P47,<br>P50-P57)                                                                                                                                                                                                                                       | IOOL1  | VOL=V <sub>SS</sub> (at high impedance)                     | -1                      | _      | _                               | μА       | 3             |
| Output leak 2                                                                                                                                                                                                                                                       | IOOH2  | VOH=V <sub>DD</sub> (at high impedance)                     | -                       | -      | +2                              | , r      |               |
| (P10-P11)                                                                                                                                                                                                                                                           | IOOL2  | VOL=V <sub>SS</sub> (at high impedance)                     | -2                      |        |                                 |          |               |

### DC characteristics (IIHL)

( $V_{DD}$ =1.8 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

|                                  |        | VDD=1.0 10 3.3V, VSS=0V, Ta              |      |          | uniess | Otherwis | se specified) |
|----------------------------------|--------|------------------------------------------|------|----------|--------|----------|---------------|
| Parameter                        | Cumbal | Condition                                |      | Rating*1 |        | Unit     | Measuring     |
| Parameter                        | Symbol | Condition                                | Min. | Тур.     | Max.   | Unit     | circuit       |
| Input current 1 (RESET_N,        | IIH1   | VIH1=V <sub>DD</sub>                     | _    | _        | 1      |          |               |
| TEST1_N)                         | IIL1   | VIL1=V <sub>SS</sub>                     | -900 | -300     | -20    |          |               |
| Input current 2                  | IIH2   | VIH2=V <sub>DD</sub>                     | 20   | 300      | 900    |          |               |
| (TEST0)                          | IIL2   | VIL2=V <sub>SS</sub>                     | -1   | _        | _      |          |               |
| Input current 3<br>(PXT0-PXT1,   | IIH3   | VIH3=V <sub>DD</sub> (at pull down)      | 1    | 15       | 200    |          |               |
|                                  | IIL3   | VIL3=V <sub>SS</sub> (at pull up)        | -200 | -15      | -1     |          |               |
| P00-P05,<br>P20-P23,<br>P30-P37, | IIH3Z  | VIH3=V <sub>DD</sub> (at high impedance) | _    | _        | 1      | μΑ       | 4             |
| P40-P47,<br>P50-P57)             | IIL3Z  | VIL3=V <sub>SS</sub> (at high impedance) | -1   | _        | _      |          |               |
|                                  | IIH4   | VIH4=V <sub>DD</sub> (at pull down)      | 1    | 15       | 200    |          |               |
|                                  | IIL4   | VIL4=V <sub>SS</sub> (at pull up)        | -200 | -15      | -1     |          |               |
| Input current 4<br>(P10-P11)     | IIH4Z  | VIH4=V <sub>DD</sub> (at high impedance) | _    | _        | 2      |          |               |
|                                  | IIL4Z  | VIL4=V <sub>SS</sub> (at high impedance) | -2   | _        | _      |          |               |

<sup>\*1 :</sup> typ.rating is Ta=25°C , V<sub>DD</sub>=3.0V

### DC characteristics (VIHL)

( $V_{DD}$ =1.8 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

|                                                                                                                        |        | VDD=1.0 to 0.0 V, VSS=0 V, Ta                |                         |        |                         |      |           |
|------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------|-------------------------|--------|-------------------------|------|-----------|
| Parameter                                                                                                              | Symbol | Condition                                    |                         | Rating |                         | unit | Measuring |
| raiamotor                                                                                                              | Cymbol | Condition                                    | Min.                    | Тур.   | Max.                    | unit | circuit   |
| Input voltage 1<br>(RESET_N,<br>TEST0,<br>TEST1_N,<br>PXT0-PXT1,                                                       | VIH1   | _                                            | 0.7<br>×V <sub>DD</sub> | _      | V <sub>DD</sub>         | V    | 5         |
| P00-P05,<br>P10-P11,<br>P20-P23,<br>P30-P37,<br>P40-P47,<br>P50-P57)                                                   | VIL1   | _                                            | 0                       | _      | 0.3<br>×V <sub>DD</sub> | ·    |           |
| Input terminal capacitance (RESET_N, TEST0, TEST1_N, PXT0-PXT1,, P00-P05, P10-P11, P20-P23, P30-P37, P40-P47, P50-P57) | CIN    | f=10kHz<br>V <sub>rms</sub> =50mV<br>Ta=25°C | _                       | _      | 10                      | pF   | _         |

### Measuring circuit

#### Measuring circuit 1



32.768kHz crystal oscillator : DT-26 (from Daishinku)

16MHz crystal oscillator : NX8045GB (from Nihon denpa kogyo)

 $\begin{array}{lll} C_V & : & 1.0 \mu F \\ C_L & : & 2.2 \mu F \\ C_X & : & 0.33 \mu F \\ C_{GL} & : & 12 \mu F \\ C_{DL} & : & 12 \mu F \\ C_{GH} & : & 16 \mu F \\ C_{DH} & : & 16 \mu F \\ \end{array}$ 

### Measuring circuit 2



- (\*1) Input logic circuit to determine the specified measuring conditions.
- (\*2) Measured at the specified output pins.

### Measuring circuit 3



- (\*1) Input logic circuit to determine the specified measuring conditions. (\*2) Measured at the specified output pins.

### Measuring circuit 4



(\*3) Measured at the specified output pins.



(\*1) Input logic circuit to determine the specified measuring conditions.

### AC characteristics (external interrupt)

 $(V_{DD}=1.8 \text{ to } 5.5\text{V}, V_{SS}=0\text{V}, Ta=-40 \text{ to } +85^{\circ}\text{C}, \text{ unless otherwise specified})$ 

| Parameter                         | Coursels al      | Condition                                    |                 | :4   |                 |      |
|-----------------------------------|------------------|----------------------------------------------|-----------------|------|-----------------|------|
|                                   | Symbol           | Condition                                    | Min.            | Тур. | Max.            | unit |
| External interrupt disable period | t <sub>NUL</sub> | Interruput enable (MIE=1) CPU: NOP operation | 2.5 x<br>sysclk | _    | 3.5 x<br>sysclk | φ    |



### AC characteristics (synchronous serial port)

(V<sub>DD</sub>=1.8 to 5.5V, V<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

|                                            | ( • 00            | =1.0 to 5.5v, v <sub>SS</sub> =0v, 1a=- | 10 10 100              | O, uriless                | Other Wisc             | эрсспіса) |
|--------------------------------------------|-------------------|-----------------------------------------|------------------------|---------------------------|------------------------|-----------|
| Parameter                                  | Symbol            | Condition                               |                        | Rating                    | T                      | unit      |
| - arameter                                 | Symbol            | Condition                               | Min.                   | Тур.                      | Max.                   | unit      |
| SCK input cycle (slave mode)               | tscyc             | High-speed oscillation is not active    | 10                     | _                         | _                      | μs        |
|                                            | ISCYC             | High speed oscillation is active        | 500                    | _                         | _                      | ns        |
| SCK output cycle (master mode)             | t <sub>SCYC</sub> | _                                       | _                      | SCK*1                     | _                      | s         |
| SCK input pulse width                      | t <sub>SW</sub>   | High-speed oscillation is not active    | 4                      | _                         | _                      | μs        |
| (slave mode)                               | iSW               | High speed oscillation is active        | 200                    | _                         | _                      | ns        |
| SCK output pulse<br>width<br>(master mode) | t <sub>SW</sub>   | _                                       | t <sub>SCYC</sub> ×0.4 | t <sub>SCYC</sub><br>×0.5 | t <sub>SCYC</sub> ×0.6 | s         |
| SOUT output delay time (slave mode)        | t <sub>SD</sub>   | _                                       | _                      | _                         | 180                    | ns        |
| SOUT output delay<br>time<br>(master mode) | t <sub>SD</sub>   | _                                       | _                      | _                         | 80                     | ns        |
| SIN input<br>Setup time<br>(slave mode)    | t <sub>SS</sub>   | _                                       | 50                     | _                         | _                      | ns        |
| SINinput<br>Hold time                      | t <sub>SH</sub>   | _                                       | 50                     | _                         | _                      | ns        |

<sup>\*1 :</sup> The clock period which is selected by the below registers(min:250ns@reguraly, min:500ns@P02, P22 is used)

In case of SSIO: S0CK2-0 of serial port 0 mode register(SIO0MOD).

In case of SSIOF: SF0BR9-0 of SIOF0 port register(SF0BRR)



### AC characteristics (I<sup>2</sup>C Bus interface: Standard mode 100kHz)

(V<sub>DD</sub>=1.8 to 5.5V, V<sub>SS</sub>=0V, Ta=-40 to +85°C, unless otherwise specified)

| Demonster                               | 0                   | O a maditi a m |      | Rating |      | unit |  |
|-----------------------------------------|---------------------|----------------|------|--------|------|------|--|
| Parameter                               | Symbol              | Condition      | Min. | Тур.   | Max. | unit |  |
| SCL clock frequency                     | f <sub>SCL</sub>    | _              | 0    | _      | 100  | kHz  |  |
| SCL hold time (Start/restart condition) | t <sub>HD:STA</sub> | _              | 4.0  | _      | _    | μs   |  |
| SCL"L" level time                       | t <sub>LOW</sub>    | _              | 4.7  | _      | _    | μs   |  |
| SCL"H" level time                       | t <sub>HIGH</sub>   | _              | 4.0  |        | _    | μs   |  |
| SCL setup time (restart condition)      | t <sub>SU:STA</sub> | _              | 4.7  | _      | _    | μs   |  |
| SDA hold time                           | t <sub>HD:DAT</sub> | _              | 0    |        | 3.45 | μs   |  |
| SDA setup time                          | t <sub>SU:DAT</sub> | _              | 0.25 | 1      | _    | μs   |  |
| SCL setup time (stop condition)         | t <sub>su:sto</sub> | _              | 4.0  |        | _    | μs   |  |
| Bus-free time                           | t <sub>BUF</sub>    | _              | 4.7  | 1      | _    | μs   |  |

# AC characteristics (I<sup>2</sup>C bus interface: fast mode 400kHz)

( $V_{DD}$ =1.8 to 5.5V,  $V_{SS}$ =0V, Ta=-40 to +85°C, unless otherwise specified)

| Parameter                              | Symbol              | Condition | Rateing |      |      | unit |
|----------------------------------------|---------------------|-----------|---------|------|------|------|
| Parameter                              | Symbol              | Condition | Min.    | Тур. | Max. | unit |
| SCL clock frequency                    | f <sub>SCL</sub>    | _         | 0       | _    | 400  | kHz  |
| SCLhold time (start/restart condition) | t <sub>HD:STA</sub> | _         | 0.6     | _    | _    | μs   |
| SCL"L" level time                      | t <sub>LOW</sub>    | _         | 1.3     | _    | _    | μs   |
| SCL"H" level time                      | t <sub>HIGH</sub>   | _         | 0.6     |      | _    | μs   |
| SCL setup time (restart condition)     | t <sub>SU:STA</sub> | _         | 0.6     | -    | _    | μs   |
| SDA hold time                          | t <sub>HD:DAT</sub> | _         | 0       | _    | 0.9  | μs   |
| SDA setup time                         | t <sub>SU:DAT</sub> | _         | 0.1     | 1    | _    | μs   |
| SCLsetup time (stop condition)         | t <sub>SU:STO</sub> | _         | 0.6     | _    | _    | μs   |
| Bus-free time                          | t <sub>BUF</sub>    | _         | 1.3     | -    | _    | μs   |



#### AC characteristics (RC Oscillation A/D Converter)

(V<sub>DD</sub>=1.8~5.5V, V<sub>SS</sub>=0V, Ta=-40~+85°C, unless otherwise specified)

|                                                                                                          | (/                        | / <sub>DD</sub> =1.8~5.5V, V <sub>SS</sub> =UV, Ta=-40 | 0~+85°C, unless otherwise spe |           |             | cified) |
|----------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------|-------------------------------|-----------|-------------|---------|
| Parameter                                                                                                | Symbol                    | Condition                                              | Rating                        |           |             | unit    |
| Resister for oscillation                                                                                 | RS0,RS1,RT0<br>,RT0-1,RT1 | _                                                      | Min.                          | Тур.<br>– | Max.<br>400 | kΩ      |
| Oscillation frequency  V <sub>DD</sub> = 3.0V  CVR=820pF  CS=560pF  RAMD0=0                              | f <sub>OSC1_0</sub>       | Resister for oscillation<br>=1kΩ                       | _                             | 528       | _           | kHz     |
|                                                                                                          | f <sub>OSC2_0</sub>       | Resister for oscillation $=10k\Omega$                  | _                             | 59        | _           | kHz     |
|                                                                                                          | fosc3_0                   | Resister for oscillation = $100k\Omega$                | _                             | 5.9       | _           | kHz     |
| RS to RT oscillation<br>frequency ratio *1<br>V <sub>DD</sub> = 3.0V<br>CVR=820pF<br>CS=560pF<br>RAMD0=0 | Kf1_0                     | RT0, RT0-1, RT1=1kΩ                                    | 8.225                         | 8.94      | 9.655       | _       |
|                                                                                                          | Kf2_0                     | RT0, RT0-1, RT1=10kΩ                                   | 0.99                          | 1         | 1.01        | _       |
|                                                                                                          | Kf3_0                     | RT0, RT0-1, RT1=100kΩ                                  | 0.093                         | 0.101     | 0.109       | _       |
| Oscillation frequency V <sub>DD</sub> = 5.0V CVR=820pF CS=560pF RAMD0=1                                  | f <sub>OSC1_0</sub>       | Resister for oscillation $=1k\Omega$                   | _                             | 528       | _           | kHz     |
|                                                                                                          | f <sub>OSC2_0</sub>       | Resister for oscillation<br>=10kΩ                      | _                             | 59        | _           | kHz     |
|                                                                                                          | fosc3_0                   | Resister for oscillation $= 100 k\Omega$               | _                             | 5.9       | _           | kHz     |
| RS to RT oscillation<br>frequency ratio *1<br>V <sub>DD</sub> = 5.0V<br>CVR=820pF<br>CS=560pF<br>RAMD0=1 | Kf1_0                     | RT0, RT0-1, RT1=1kΩ                                    | 8.225                         | 8.94      | 9.655       | _       |
|                                                                                                          | Kf2_0                     | RT0, RT0-1, RT1=10kΩ                                   | 0.99                          | 1         | 1.01        | _       |
|                                                                                                          | Kf3_0                     | RT0, RT0-1, RT1=100kΩ                                  | 0.093                         | 0.101     | 0.109       | _       |

<sup>\*1:</sup> Kfx is the ratio of the oscillation frequency by the sensor resistor to the oscillation frequency by the reference resistor on the same conditions.

$$Kfx = \underbrace{ \begin{array}{c} f_{OSCX}(RT0\text{-}CS0 \text{ oscillation}) \\ f_{OSCX}(RS0\text{-}CS0 \text{ oscillation}) \\ (x = 1, 2, 3) \end{array}, \begin{array}{c} f_{OSCX}(RT0\text{-}1\text{-}CS0 \\ \text{oscillation}) \\ f_{OSCX}(RS0\text{-}CS0 \text{ oscillation}) \\ \text{f}_{OSCX}(RS0\text{-}CS0 \text{ oscillation}) \\ \text{f}_{OSCX}(RS0\text{-}CS1 \text{ oscillation}) \\ \text{f}_{OSCX}(RS1\text{-}CS1 \text{ oscillation})$$



#### [Note]

- •Please have the shortest layout for the common node (wiring patterns which are connected to the external capacitors, resistors and IN0/IN1 pin), including CVR0/CVR1. Especially, do not have long wire between IN0/IN1 and RS0/RS1. The coupling capacitance on the wires may occur incorrect A/D conversion. Also, please do not have signals which may be a source of noise around the node.
- -When RT0/RT1 (Thermistor and etc.) requires long wiring due to the restricted placement, please shield the signal by  $V_{SS}(\mathsf{GND})$ .
- Please make wiring to components (capacitor, resistor and etc.) necessary for objective measurement. Wiring to reserved components may affect to the A/D conversion operation by noise the components itself may have.

# Electrical Characteristics of Successive Approximation Type A/D Converter

 $(V_{DD}=1.8 \text{ to } 5.5V, V_{SS}=0V, Ta=-40 \text{ to } +85^{\circ}C, \text{ unless otherwise specified})$ 

|                                     | (*00              | 10 0.01, 135-01, 14- 10 10 10                             | Rating         |      |          |      |  |
|-------------------------------------|-------------------|-----------------------------------------------------------|----------------|------|----------|------|--|
| Parameter                           | Symbol            | Condition                                                 | Min.           | Тур. | Max.     | Unit |  |
| Resolution                          | n                 | _                                                         | _              | 12   | _        | bit  |  |
|                                     | INL               | 2.7V ≦ V <sub>REF</sub> ≦ 5.5V                            | -4             | _    | +4       |      |  |
| Integral non-linearity<br>error     |                   | 2.2V ≦ V <sub>REF</sub> < 2.7V                            | -6             | _    | +6       |      |  |
|                                     |                   | 1.8V ≦ V <sub>REF</sub> < 2.2V<br>(using Low-speed clock) | -10            | _    | +10      |      |  |
|                                     | DNL               | 2.7V ≦ V <sub>REF</sub> ≦ 5.5V                            | -3             | _    | +3       |      |  |
| Differential<br>non-linearity error |                   | 2.2V ≦ V <sub>REF</sub> < 2.7V                            | -5 <b>—</b> +5 |      | +5       | -    |  |
|                                     |                   | $1.8V \le V_{REF} < 2.2V$ (using Low-speed clock)         | -9 — -         |      | +9       | LSB  |  |
| Zero-scale error                    |                   | 2.2V ≦ V <sub>REF</sub> ≦ 5.5V                            | -6             | _    | +6       |      |  |
|                                     | V <sub>OFF</sub>  | 1.8V ≦ V <sub>REF</sub> < 2.2V<br>(using Low-speed clock) | -10 — -        |      | +10      |      |  |
|                                     |                   | 2.2V ≦ V <sub>REF</sub> ≦ 5.5V                            | -6             | _    | +6       |      |  |
| Full-scale error                    | FSE               | 1.8V ≦ V <sub>REF</sub> < 2.2V<br>(using Low-speed clock) | -10            | _    | +10      |      |  |
| Input impidance                     | RI                | _                                                         | _              | _    | 5k       | Ω    |  |
| Reference voltage                   | $V_{REF}$         | _                                                         | 1.8            | _    | $V_{DD}$ | V    |  |
| Conversion time                     | t <sub>CONV</sub> | Using High-speed clock(max.<br>4MHz)                      | _ 170 _        |      | _        | clk  |  |
|                                     |                   | Using Low-speed clock                                     | _              | 16   | _        |      |  |

# Measuring circuit



### **Power-on and shutdown Procedures**

In case of power-on or shutdown of  $V_{\text{DD}}$ , the procedures and constraints are shown as following.



### APPLICATION CIRCUIT EXAMPLE



<sup>\*:</sup> Make a decision the parameters after evaluating on an user's conditions when designing circuits for mass production.

#### PACKAGE DIMENSIONS

#### ML620Q503H/Q504H Package Dimensions



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact a ROHM sales office for the product name, package name, pin number, package code and desired mounting conditions(reflow method, temperature and times).

# ML620Q503H/Q504H

# **REVISION HISTORY**

| Document No.    | Date        | Page                |                    | Description          |
|-----------------|-------------|---------------------|--------------------|----------------------|
|                 |             | Previous<br>Edition | Current<br>Edition |                      |
| FEDL620Q504H-01 | Aug.31.2015 | -                   | -                  | Final Edition issued |

#### Notes

- 1) The information contained herein is subject to change without notice.
- 2) Although LAPIS Semiconductor is continuously working to improve product reliability and quality, semiconductors can break down and malfunction due to various factors. Therefore, in order to prevent personal injury or fire arising from failure, please take safety measures such as complying with the derating characteristics, implementing redundant and fire prevention designs, and utilizing backups and fail-safe procedures. LAPIS Semiconductor shall have no responsibility for any damages arising out of the use of our Products beyond the rating specified by LAPIS Semiconductor.
- 3) Examples of application circuits, circuit constants and any other information contained herein are provided only to illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production.
- 4) The technical information specified herein is intended only to show the typical functions of the Products and examples of application circuits for the Products. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of LAPIS Semiconductor or any third party with respect to the information contained in this document; therefore LAPIS Semiconductor shall have no responsibility whatsoever for any dispute, concerning such rights owned by third parties, arising out of the use of such technical information.
- 5) The Products are intended for use in general electronic equipment (i.e. AV/OA devices, communication, consumer systems, gaming/entertainment sets) as well as the applications indicated in this document.
- 6) The Products specified in this document are not designed to be radiation tolerant.
- 7) For use of our Products in applications requiring a high degree of reliability (as exemplified below), please contact and consult with a LAPIS Semiconductor representative: transportation equipment (i.e. cars, ships, trains), primary communication equipment, traffic lights, fire/crime prevention, safety equipment, medical systems, servers, solar cells, and power transmission systems.
- 8) Do not use our Products in applications requiring extremely high reliability, such as aerospace equipment, nuclear power control systems, and submarine repeaters.
- 9) LAPIS Semiconductor shall have no responsibility for any damages or injury arising from non-compliance with the recommended usage conditions and specifications contained herein.
- 10) LAPIS Semiconductor has used reasonable care to ensure the accuracy of the information contained in this document. However, LAPIS Semiconductor does not warrant that such information is error-free and LAPIS Semiconductor shall have no responsibility for any damages arising from any inaccuracy or misprint of such information.
- 11) Please use the Products in accordance with any applicable environmental laws and regulations, such as the RoHS Directive. For more details, including RoHS compatibility, please contact a ROHM sales office. LAPIS Semiconductor shall have no responsibility for any damages or losses resulting non-compliance with any applicable laws or regulations.
- 12) When providing our Products and technologies contained in this document to other countries, you must abide by the procedures and provisions stipulated in all applicable export laws and regulations, including without limitation the US Export Administration Regulations and the Foreign Exchange and Foreign Trade Act.
- 13) This document, in part or in whole, may not be reprinted or reproduced without prior consent of LAPIS Semiconductor.

Copyright 2015 LAPIS Semiconductor Co., Ltd.

# LAPIS Semiconductor Co., Ltd.

2-4-8 Shinyokohama, Kouhoku-ku, Yokohama 222-8575, Japan http://www.lapis-semi.com/en/