

# This is the English Title of the Work

Und hier steht der deutsche Titel

<Bachelor-/Masterthesis>

Author: <author name>

Matr.-No.: < matr.-no. >

Date: 5. Juni 2024

# **Chair of Electronic Design Automation**



Examiner: Prof. Dr.-Ing. Wolfgang Kunz

Advisors: <Ph.D. Student>

<Ph.D. Student>

# **Declaration of Authorship**

I hereby declare that I have completed this thesis independently in accordance with the examination regulations without the assistance of third parties except for the support provided by my supervisor. I declare that I have cited all sources and materials used completely and accurately, and that I have marked everything that has been taken from other people's work unchanged, abbreviated or analogously.

| Kaiserslautern, | 5. Juni 2024 |  |           |
|-----------------|--------------|--|-----------|
|                 |              |  | Signature |

## Kurzfassung

Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet. Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.

## **Abstract**

# Inhaltsverzeichnis

| 1 | Section         |                    |   |  |  |  |
|---|-----------------|--------------------|---|--|--|--|
|   | 1.1             | Subsection         | 1 |  |  |  |
| 2 | Another Section |                    |   |  |  |  |
|   | 2.1             | Another Subsection | 2 |  |  |  |
| A | Арр             | pendix             | 3 |  |  |  |

## 1 Section

Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua [1]. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet. Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.

#### 1.1 Subsection

Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet. Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum [2]. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet.

#### **Subsubsection**

Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren, no sea takimata sanctus est Lorem ipsum dolor sit amet [3]. Lorem ipsum dolor sit amet, consetetur sadipscing elitr, sed diam nonumy eirmod tempor invidunt ut labore et dolore magna aliquyam erat, sed diam voluptua. At vero eos et accusam et justo duo dolores et ea rebum. Stet clita kasd gubergren (Chair of Electronic Design Automation), no sea takimata sanctus est Lorem ipsum dolor sit amet.

## 2 Another Section

### 2.1 Another Subsection

## A Appendix

## Literatur

- [1] A. Biere and W. Kunz, "SAT and ATPG: Boolean Engines for Formal Hardware Verification," in *Proceedings of the 2002 IEEE/ACM International Conference on Computer-Aided Design*, ser. ICCAD '02. Association for Computing Machinery, 2002, p. 782–785.
- [2] E. Clarke, A. Biere, R. Raimi, and Y. Zhu, "Bounded Model Checking Using Satisfiability Solving," *Formal Methods in System Design*, pp. 7–34, 2001.
- [3] M. R. Fadiheh, J. Müller, R. Brinkmann, S. Mitra, D. Stoffel, and W. Kunz, "A Formal Approach for Detecting Vulnerabilities to Transient Execution Attacks in Out-of-Order Processors," in 2020 57th ACM/IEEE Design Automation Conference (DAC), 2020, pp. 1–6.