

King Mongkut's University of Technology Thonburi

Faculty of Engineering, Department of Computer Engineering

CPE328 Embedded System, 2/2020

LAB Lecture 3: SPI Communication

Assign Date: 10 Feb 2021 Due Date: 16 Feb 2021

## Schematic Diagram



## Code

```
#include <avr/io.h>
#include syting.h>
#include syt
```



King Mongkut's University of Technology Thonburi

Faculty of Engineering, Department of Computer Engineering

CPE328 Embedded System, 2/2020

LAB Lecture 3: SPI Communication

Assign Date: 10 Feb 2021 Due Date: 16 Feb 2021

```
void SPI_Init()
{

/* set MOSI CLK CS as Output*/
    DDRB |= (1 << CS_DDR) | (1 << CLK) | (1 << MOSI);
    // Chip select high
    PORTB |= (1 << CS);
    // Chip select low
    PORTB &= ~(1 << CS);
    /* Enable SPI, Master mode, clk/16 */
    SPCR |= (1 << SPE) | (1 << MSTR) | (1 << SPR0);
}</pre>
```



King Mongkut's University of Technology Thonburi

Faculty of Engineering, Department of Computer Engineering

CPE328 Embedded System, 2/2020

LAB Lecture 3: SPI Communication

Assign Date: 10 Feb 2021 Due Date: 16 Feb 2021

## On board



## Result

