# Efabless Ravenna PicoRV32 SoC



### **Description:**

The efabless Ravenna PicoRV32 is a small RISC-V microprocessor based on the simple 2-cycle PicoRV32 RISC-V core implementing the RV32IMC instruction set (see http://riscv.org/)

#### Core:

The processor core is the PicoRV32 design (see http://github.com/cliffordwolf/picorv32). The full core description is available from the github site. The hardware implementation is the "large" variant, incorporating options IRQ, MUL, DIV, BARREL\_SHIFTER, and COMPRESSED\_ISA (16-bit instructions).

Core clock rate: 80 MHz maximum over all conditions.

#### Features:

The SoC design incorporates on-board analog functions, including the following:

- 2 10-bit SAR ADCs
- 1 10-bit DAC
- 1 analog comparator
- 1 100kHz RC oscillator
- 1 1.235 V bandgap reference
- 1 high temperature alarm

Digital functions/features of the SoC include:

- 1 QSPI flash controller
- 1 UART
- 1 SPI master
- 1 I<sup>2</sup>C master
- 1 counter-timer
- 16 general-purpose digital input/output channels
- 4k word (4096 bytes × 32 bits) on-board SRAM
- 136 (128) word (128 bytes x 32 bits) on-board NVRAM

### **Process:**

The efabless Ravenna PicoRV32 is fabricated in X-Fab 0.18µm CMOS technology.

#### Version:

This document corresponds to version 1 of the Ravenna processor (November 2020).

Documentation revision 1 (February 1, 2020)



Ravenna PicoRV32 SoC die (2.573mm x 2.068mm)



# Pin Description (48QFN)

|                                                          | • `                                                                          |                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin #                                                    | Name                                                                         | Туре                                                                                                                                                     | Summary description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 39–48<br>1–2                                             | GPIO0-7,9,10<br>GPIO12,15                                                    | Digital I/O                                                                                                                                              | General purpose configurable digital I/O with pullup/pulldown, input or output, and enable/disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 13<br>14<br>15<br>16                                     | SDO<br>SDI<br>CSB<br>SCK                                                     | Digital out<br>Digital in<br>Digital in<br>Digital in                                                                                                    | Housekeeping serial interface data output Housekeeping serial interface data input Housekeeping serial interface chip select Housekeeping serial interface clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 19<br>20<br>21–24                                        | FLASH_CLK<br>FLASH_CSB<br>FLASH_IO0-3                                        | Digital out<br>Digital out<br>Digital I/O                                                                                                                | QSPI clock<br>QSPI chip select<br>QSPI flash bidirectional data input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 25<br>26<br>27<br>28<br>31<br>32<br>33<br>34<br>35<br>36 | XCLK IRQ I2C_SDA I2C_SCL SER_TX SER_RX SPI_SDO SPI_SCK SPI_CSB SPI_SDI       | Digital in Digital out Digital out Digital out Digital out Digital in Digital out Digital out Digital out Digital out Digital out Digital out Digital in | External CMOS 3.3V optional clock source External interrupt I <sup>2</sup> C master data channel I <sup>2</sup> C master clock channel UART transmit channel UART receive channel Serial interface master data output Serial interface master clock Serial interface master chip select Serial interface masterdata input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3<br>4<br>5<br>6<br>7<br>8<br>9                          | COMP_INP<br>COMP_INN<br>ANALOG_OUT<br>VREF_H<br>VREF_L<br>ADC1_IN<br>ADC0_IN | Analog in<br>Analog in<br>Analog in<br>Analog in<br>Crystal in                                                                                           | Comparator positive input Comparator negative input Selectable bandgap or DAC output ADC and DAC voltage reference (high) ADC and DAC voltage reference (low) ADC input (ADC1) ADC input (ADC0)  Crystal oscillator input Crystal oscillator output  O |
| 12                                                       | XO                                                                           | Crystal out                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 17,37<br>18,30<br>38                                     | VDD3V3<br>VDD1V8                                                             | 3.3V Power 1.8V Power                                                                                                                                    | (out) GPIO12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 29<br>paddle                                             | VSS                                                                          | Ground                                                                                                                                                   | VREF_H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                          |                                                                              | QFN48<br>7mm × 7mm<br>0.5 mm<br>5.63mm × 5                                                                                                               | # _ G<br># _ G<br># _ G<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# Pin Description (56QFN)

| Pin # Name                                                                                           | Туре                                                                                                                                        | Summary description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 45–56 GPIO0–11<br>1–4 GPIO12–15                                                                      | Digital I/O                                                                                                                                 | General purpose configurable digital I/O with pullup/pulldown, input or output, and enable/disable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15 SDO<br>16 SDI<br>17 CSB<br>18 SCK                                                                 | Digital out<br>Digital in<br>Digital in<br>Digital in                                                                                       | Housekeeping serial interface data output Housekeeping serial interface data input Housekeeping serial interface chip select Housekeeping serial interface clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 21 FLASH_CLK<br>22 FLASH_CSB<br>23–26 FLASH_IO0-                                                     | B Digital out                                                                                                                               | QSPI clock<br>QSPI chip select<br>QSPI flash bidirectional data input/output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 28 XCLK 29 IRQ 31 I2C_SDA 32 I2C_SCL 35 SER_TX 36 SER_RX 37 SPI_SDO 38 SPI_SCK 39 SPI_CSB 41 SPI_SDI | Digital in Digital in Digital out Digital out Digital out Digital in Digital out Digital out Digital out Digital out Digital out Digital in | External CMOS 3.3V optional clock source External interrupt I <sup>2</sup> C master data channel I <sup>2</sup> C master clock channel UART transmit channel UART receive channel Serial interface master data output Serial interface master clock Serial interface master chip select Serial interface masterdata input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5 COMP_INP 6 COMP_INN 7 ANALOG_O 8 VREF_H 9 VREF_L 10 ADC1_IN 11 ADC0_IN                             | Analog in<br>Analog in<br>UT Analog out<br>Analog in<br>Analog in<br>Analog in<br>Analog in                                                 | Comparator positive input Comparator negative input Selectable bandgap or DAC output ADC and DAC voltage reference (high) ADC and DAC voltage reference (low) ADC input (ADC1) ADC input (ADC0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 12 NVREF<br>13 XI                                                                                    | Analog out<br>Crystal in                                                                                                                    | NVRAM test port  Crystal oscillator input  GPIO12  GPIO13  GPIO13  GPIO13  GPIO13  GPIO14  GPIO15  GPIO15  GPIO16  GPIO17  GPI |
| 14 XO                                                                                                | Crystal out                                                                                                                                 | 5 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 19,43 VDD3V3                                                                                         | 3.3V Power                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 20,34<br>44 VDD1V8                                                                                   | 1.8V Power                                                                                                                                  | VREF_H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 27,30<br>40,42 VSS<br>paddle                                                                         | Ground                                                                                                                                      | ADC0_IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Standard package:<br>Package size:<br>Pin pitch:<br>Paddle size:                                     | QFN56<br>8mm × 8mm<br>0.5 mm<br>6.63mm × 6                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# **General Purpose I/O**

GPIO0 to GPIO15 (pins 39-48 and 1-2)\*

The GPIO pins are sixteen assignable digital inputs or outputs. The basic function of each GPIO is illustrated below. All writes to reg\_gpio\_data are registered. All reads from reg\_gpio\_data are immediate.



#### GPIO memory address map:

| C header name         | address    | description                                                            |
|-----------------------|------------|------------------------------------------------------------------------|
| reg_gpio_data         | 0x03000000 | GPIO input/output (lower 16 bits) GPIO output readback (upper 16 bits) |
| reg_gpio_enb          | 0x03000004 | GPIO output enable (0 = output, 1 = input)                             |
| reg_gpio_pub          | 0x03000008 | GPIO pullup enable (0 = pullup, 1 = none)                              |
| reg_gpio_pdb          | 0x0300000c | GPIO pulldown enable (0 = pulldown, 1 = none)                          |
| reg_comp_out_dest     | 0x0300006c | Comparator output destination (low 2 bits)                             |
| reg_rcosc_out_dest    | 0x03000074 | RC oscillator output destination (low 2 bits)                          |
| reg_xtal_out_dest     | 0x030000a0 | Crystal output destination (low 2 bits)                                |
| reg_pll_out_dest      | 0x030000a4 | PLL clock output destination (low 2 bits)                              |
| reg_trap_out_dest     | 0x030000a8 | Trap output destination (low 2 bits)                                   |
| reg_irq7_source       | 0x030000b0 | IRQ 7 input source (low 2 bits)                                        |
| reg_irq8_source       | 0x030000b4 | IRQ 8 input source (low 2 bits)                                        |
| reg_overtemp_out_dest | 0x030000e8 | Over-temperature destination (low 2 bits)                              |

In the memory-mapped register descriptions below, each register is shown as 32 bits corresponding to the data bus width of the PicoRV32 processor. Addresses, however, are in bytes. Depending on the instruction and data type, the entire 32-bit register can be read in one instruction, or one 16-bit word, or one 8-bit byte.

Table 1

reg\_gpio\_data

|    | 0  | ) <b>x</b> 0 | 30 | 00 | 00 | )3 |     |      | 0  | <b>x</b> 0 | 30 | 00 | 00 | 2  |    |    | 0  | <b>x</b> 0 | 30 | 00 | 00 | 1 |     |    | 0   | <b>x</b> 0 | 30 | 00 | 00 | 0 |   | address |
|----|----|--------------|----|----|----|----|-----|------|----|------------|----|----|----|----|----|----|----|------------|----|----|----|---|-----|----|-----|------------|----|----|----|---|---|---------|
|    |    |              | (  | βP | Ю  | ou | tpı | ut ı | ea | db         | ac | k  |    |    |    |    |    |            |    | G  | PΙ | 0 | inp | ut | ou/ | tpı        | ut |    |    |   |   | value   |
| 31 | 30 | 29           | 28 | 27 | 26 | 25 | 24  | 23   | 22 | 21         | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13         | 12 | 11 | 10 | 9 | 8   | 7  | 6   | 5          | 4  | 3  | 2  | 1 | 0 | bit     |

Bits 0 to 15 and bits 16 to 31 correspond to GPIO channels 0 to 15, respectively.

Writing to the address low 16 bits always sets the registered value at the GPIO.

Writing to the address high 16 bits has no effect.

Reading from the address low 16 bits reads the value at the corresponding chip pin.

Reading from the address high 16 bits reads the value at the multiplexer output (see diagram).

Table 2

reg\_gpio\_enb

|   |     | 0x(  | 30 | 000 | 000 | 7   |     |    | 0  | x0  | 30 | 00 | 0.0 | 6  |    |    | 0  | <b>x</b> 0 | 30  | 00  | 00  | 5   |      |     | 0   | <b>x</b> 0 | 30  | 00  | 00  | 4 |   | address |
|---|-----|------|----|-----|-----|-----|-----|----|----|-----|----|----|-----|----|----|----|----|------------|-----|-----|-----|-----|------|-----|-----|------------|-----|-----|-----|---|---|---------|
|   |     |      | (  | un  | def | ine | ed, | re | ad | s z | er | o) |     |    |    |    |    | G          | PIC | ) o | utp | out | t er | nal | ole | (ir        | ıve | rte | ed) |   |   | value   |
| 3 | 1 3 | 0 29 | 28 | 27  | 26  | 25  | 24  | 23 | 22 | 21  | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13         | 12  | 11  | 10  | 9   | 8    | 7   | 6   | 5          | 4   | 3   | 2   | 1 | 0 | bit     |

Bits 0 to 15 correspond to GPIO channels 0 to 15, respectively.

Output enable is sense inverted. Bit value 0 indicates an output channel; 1 indicates an input.

Table 3

reg gpio pub

|   | 0x0   | 300   | 000 | )b   |     |    | 0  | <b>x</b> 0 | 30 | 00 | 0.0 | a) |    |    | 0  | <b>x</b> 0 | 30 | 00 | 00 | 9   |      |     | 0:   | <b>x</b> 0 | 30  | 00 | 00 | 8 |   |   |
|---|-------|-------|-----|------|-----|----|----|------------|----|----|-----|----|----|----|----|------------|----|----|----|-----|------|-----|------|------------|-----|----|----|---|---|---|
| Г |       | (un   | de  | fine | ∍d, | re | ad | s z        | er | o) |     |    |    |    |    | (          | GΡ | Ol | pi | n p | oull | -up | ) (i | nv         | ert | ed | )  |   |   | , |
| 3 | 30 29 | 28 27 | 26  | 25   | 24  | 23 | 22 | 21         | 20 | 19 | 18  | 17 | 16 | 15 | 14 | 13         | 12 | 11 | 10 | 9   | 8    | 7   | 6    | 5          | 4   | 3  | 2  | 1 | 0 | k |

address value bit

Bits 0 to 15 correspond to GPIO channels 0 to 15, respectively.

Pullup enable is sense inverted. Bit value 0 indicates pullup is active; 1 indicates pullup inactive.

Table 4

reg\_gpio\_pdb

|    | 0  | ×0 | 30 | 00 | 000 | f   |     |    | 0  | <b>x</b> 0 | 30 | 00 | 00 | )e |    |    | 0  | <b>x</b> 0 | 30 | 00  | 00  | d  |       |     | 0: | <b>x</b> 0 | 30 | 00  | 00 | )C |   | address |
|----|----|----|----|----|-----|-----|-----|----|----|------------|----|----|----|----|----|----|----|------------|----|-----|-----|----|-------|-----|----|------------|----|-----|----|----|---|---------|
|    |    |    | (1 | un | def | ine | ed, | re | ad | s z        | er | ၁) |    |    |    |    |    | G          | PI | ) p | oin | рι | ıll-c | vob | ٧n | (in        | ve | rte | d) |    |   | value   |
| 31 | 30 | 29 | 28 | 27 | 26  | 25  | 24  | 23 | 22 | 21         | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13         | 12 | 11  | 10  | 9  | 8     | 7   | 6  | 5          | 4  | 3   | 2  | 1  | 0 | bit     |

Bits 0 to 15 correspond to GPIO channels 0 to 15, respectively.

Pulldown enable is sense inverted. Bit value 0 indicates pullup is active; 1 indicates pulldown is inactive.

Table 5

reg\_comp\_out\_dest

| address | 3   | 06   | 00  | 30  | <b>x</b> 0 | 0:  |   |   | id | 06 | 00 | 30 | x( | C  |     |    | e  | 06 | 00   | 30  | <b>x</b> 0 | 0   |     |    | f  | 06 | 00 | 30 | <b>x</b> 0 | 0  |    |
|---------|-----|------|-----|-----|------------|-----|---|---|----|----|----|----|----|----|-----|----|----|----|------|-----|------------|-----|-----|----|----|----|----|----|------------|----|----|
| value   | st. | r de | ato | ara | npa        | cor | ( |   |    |    |    |    |    | )  | ro) | ze | ds | ea | l, r | nec | əfir       | nde | (uı |    |    |    |    |    |            |    |    |
| 0 bit   | 1 0 | 2    | 3   | 4   | 5          | 6   | 7 | 8 | 9  | 10 | 11 | 12 | 13 | 14 | 15  | 16 | 17 | 18 | 19   | 20  | 21         | 22  | 23  | 24 | 25 | 26 | 27 | 28 | 29         | 30 | 31 |

The two low bits of this register direct the output of the comparator to one of two GPIO channels or IRQ (interrupt) channel, according to the following table:

| Register byte | 0 <b>x</b> 0300006c value | Comparator output directed to this channel |
|---------------|---------------------------|--------------------------------------------|
| 0             | 00                        | (none)                                     |
| 1             | 01                        | GPIO0                                      |
| 2             | 10                        | GPIO1                                      |
| 3             | 11                        | IRQ9                                       |

# Table 6

#### reg\_rcosc\_out\_dest

|    | (  | )x( | 3( | 000 | 0 7 | 77 |    |    |     | 0: | ĸ0   | 30  | 00   | 07 | 76 |    |     | 0  | x0 | 30 | 00 | 07 | 15 |   |   | 0 | <b>x</b> 0 | 30   | 00  | 07  | 74  |    | address |
|----|----|-----|----|-----|-----|----|----|----|-----|----|------|-----|------|----|----|----|-----|----|----|----|----|----|----|---|---|---|------------|------|-----|-----|-----|----|---------|
|    |    |     |    |     |     |    |    | (ι | ın  | de | efir | nec | d, r | ea | ds | ze | ro) | )  |    |    |    |    |    |   | R | С | osc        | c. c | les | tin | ati | on | value   |
| 31 | 30 | 29  | 28 | 27  | 26  | 25 | 24 | 2  | 3 2 | 22 | 21   | 20  | 19   | 18 | 17 | 16 | 15  | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5          | 4    | 3   | 2   | 1   | 0  | bit     |

The two low bits of this register direct the output of the RC oscillator to one of three GPIO channels, according to the following table:

| Register byte | 0x03000074 value | RC oscillator output directed to this channel |
|---------------|------------------|-----------------------------------------------|
| 0             | 00               | (none)                                        |
| 1             | 01               | GPIO2                                         |
| 2             | 10               | GPIO3                                         |
| 3             | 11               | GPIO4                                         |

# Table 7

#### reg\_xtal\_out\_dest

| address | 0   | 0a   | 00 | 30   | <b>x</b> 0 | 0   |   |   | 1 | 0 O a | 0 0 | к0. | 0  |     |    | 12 | 0a | 000  | 03  | 0:  |     |      | a3  | 0 ( | 30 | x0 | 0  |   |
|---------|-----|------|----|------|------------|-----|---|---|---|-------|-----|-----|----|-----|----|----|----|------|-----|-----|-----|------|-----|-----|----|----|----|---|
| value   | st. | . de | sc | al o | sta        | cry | 7 |   |   |       |     |     | )  | ro) | ze | ds | ea | d, r | ine | nde | (ur |      |     |     |    |    |    | Γ |
| bit     | 1 0 | 2    | 3  | 4    | 5          | 6   | 7 | 8 | 9 | 10    | 2 1 | 13  | 14 | 15  | 16 | 17 | 18 | 19   | 1 2 | 22  | 23  | 5 24 | 6 2 | 27  | 28 | 29 | 30 | 3 |

The two low bits of this register direct the output of the crystal oscillator to one of three GPIO channels, according to the following table:

| Register byte ( | x030000a0 value | Crystal oscillator output directed to this channel |
|-----------------|-----------------|----------------------------------------------------|
| 0               | 00              | (none)                                             |
| 1               | 01              | GPIO5                                              |
| 2               | 10              | GPIO6                                              |
| 3               | 11              | GPIO7                                              |

Table 8

reg\_pll\_out\_dest

|    | 0  | x0 | 30 | 0.0 | 0 a | a.7 |    |    | 0  | <b>x</b> 0 | 30  | 00   | 0 a | 16 |    |     | 0  | <b>x</b> 0 | 30 | 00 | 0 a | 15 |   |   | 0  | <b>x</b> 0 | 30  | 00 | 0 a | 14   |   | address |
|----|----|----|----|-----|-----|-----|----|----|----|------------|-----|------|-----|----|----|-----|----|------------|----|----|-----|----|---|---|----|------------|-----|----|-----|------|---|---------|
|    |    |    |    |     |     |     |    | (u | nd | efir       | nec | d, r | ea  | ds | ze | ro) | )  |            |    |    |     |    |   |   | ΡL | L          | clo | ck | de  | est. |   | value   |
| 31 | 30 | 29 | 28 | 27  | 26  | 25  | 24 | 23 | 22 | 21         | 20  | 19   | 18  | 17 | 16 | 15  | 14 | 13         | 12 | 11 | 10  | 9  | 8 | 7 | 6  | 5          | 4   | 3  | 2   | 1    | 0 | bit     |

The two low bits of this register direct the output of the core clock to one of three GPIO channels, according to the following table:

| Register byte ( | x030000a4 value | Clock output directed to this channel                          |
|-----------------|-----------------|----------------------------------------------------------------|
| 0               | 00              | (none)                                                         |
| 1               | 01              | Core PLL clock to GPIO8 Selected clock (PLL or XCLK) to GPIO9* |
| 2               | 10              | Selected clock (PLL or XCLK) to GPIO9*                         |
| 3               | 11              | NVram test clock to GPIO10                                     |

Note that a high rate core clock (e.g., 80MHz) may be unable to generate a full swing on the GPIO outputs.

Table 9

reg\_trap\_out\_dest

| 0  | x0 | 30 | 00 | 0 a | ab |    |    | 0  | x0   | 30  | 00   | 0 <i>a</i> | ıa |    |      | 0  | )×0 | 30 | 00 | 0a | 19 |   |   | 0:  | <b>x</b> 0 | 30   | 00  | )0a | 18  |   | address |
|----|----|----|----|-----|----|----|----|----|------|-----|------|------------|----|----|------|----|-----|----|----|----|----|---|---|-----|------------|------|-----|-----|-----|---|---------|
|    |    |    |    |     |    |    | (u | nd | efir | nec | d, r | ea         | ds | ze | ero) | )  |     |    |    |    |    |   |   | tra | p s        | sigi | nal | de  | est |   | value   |
| 30 | 29 | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21   | 20  | 19   | 18         | 17 | 16 | 15   | 14 | 13  | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5          | 4    | 3   | 2   | 1   | 0 | bit     |

The two low bits of this register direct the output of the crystal oscillator to one of three GPIO channels, according to the following table:

| Register byte | 0x030000a8 value | Trap signal output directed to this channel |
|---------------|------------------|---------------------------------------------|
| 0             | 00               | (none)                                      |
| 1             | 01               | GPIO11 <sup>*</sup>                         |
| 2             | 10               | GPIO12                                      |
| 3             | 11               | GPIO13 <sup>*</sup>                         |

Table 10

reg\_overtemp\_out\_dest

| address |   | e8  | 006  | 300 | <b>x</b> 0 | 0: |   |   | 9 | 0∈ | 00 | 30 | ×0 | 0  |     |    | a  | 0∈ | 00   | 30  | x0   | 0   |    |    | eb | 0 ∈ | 00 | 30 | <b>x</b> 0 | C    |   |
|---------|---|-----|------|-----|------------|----|---|---|---|----|----|----|----|----|-----|----|----|----|------|-----|------|-----|----|----|----|-----|----|----|------------|------|---|
| value   |   | est | p de | tem | er-        | οv |   |   |   |    |    |    |    | )  | ro) | ze | ds | ea | d, r | nec | əfir | nde | (u |    |    |     |    |    |            |      | Γ |
| bit     | 0 | 1   | 3 2  | 4   | 5          | 6  | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15  | 16 | 17 | 18 | 19   | 20  | 21   | 22  | 23 | 24 | 25 | 26  | 27 | 28 | 29         | 1 30 | 3 |

The two low bits of this register direct the output of the over-temperature alarm to one of two GPIO channels or an IRQ channel, according to the following table:

| Register byte | 0x030000e8 value | Over-temperature alarm directed to this channel |
|---------------|------------------|-------------------------------------------------|
| 0             | 00               | (none)                                          |
| 1             | 01               | GPIO14 <sup>*</sup>                             |
| 2             | 10               | GPIO15                                          |
| 3             | 11               | IRQ10                                           |

<sup>\*(</sup>note: not available on the 48 pin package)

Table 11

reg\_irq7\_source

|    | 0: | x0 | 30 | 00 | Ok | 3  |    |    | 0  | ×0   | 30  | 0.0  | 01 | 2  |    |     | 0: | ж0 | 30 | 00 | 0k | 1 |   |   | 0  | <b>x</b> 0 | 30 | 00 | 0k  | 0 |   | address |
|----|----|----|----|----|----|----|----|----|----|------|-----|------|----|----|----|-----|----|----|----|----|----|---|---|---|----|------------|----|----|-----|---|---|---------|
|    |    |    |    |    |    |    |    | (u | nd | efir | nec | d, r | ea | ds | ze | ro) | ,  |    |    |    |    |   |   |   | IF | ₹Q         | 7  | so | urc | е |   | value   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21   | 20  | 19   | 18 | 17 | 16 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5          | 4  | 3  | 2   | 1 | 0 | bit     |

it

The two low bits of this register direct the input of the selected GPIO channel to the processor's IRQ7 channel:

| Register byte | 0 <b>х</b> 030000 <b>b</b> 0 value | This channel directed to IRQ channel 7 |
|---------------|------------------------------------|----------------------------------------|
| 0             | 00                                 | (none)                                 |
| 1             | 01                                 | GPIO0                                  |
| 2             | 10                                 | GPIO1                                  |
| 3             | 11                                 | GPIO2                                  |

Table 12

reg\_irq8\_source

|    | 0: | x0 | 30 | 00 | Ok | 7  |    |    | 0   | x0   | 30  | 00   | 0k | 6  |    |     | 0  | x0 | 30 | 00 | 0b | 5 |   |   | 0: | <b>x</b> 0 | 30 | 00 | 0Ŀ  | 4 |   |
|----|----|----|----|----|----|----|----|----|-----|------|-----|------|----|----|----|-----|----|----|----|----|----|---|---|---|----|------------|----|----|-----|---|---|
|    |    |    |    |    |    |    |    | (u | nde | əfir | nec | d, r | ea | ds | ze | ro) |    |    |    |    |    |   |   |   | IF | RQ         | 8  | so | urc | е |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21   | 20  | 19   | 18 | 17 | 16 | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5          | 4  | 3  | 2   | 1 | 0 |

address value bit

The two low bits of this register direct the input of the selected GPIO channel to the processor's IRQ8 channel:

| Register byte | 0x030000b4 value | This channel directed to IRQ channel 8 |
|---------------|------------------|----------------------------------------|
| 0             | 00               | (none)                                 |
| 1             | 01               | GPIO3                                  |
| 2             | 10               | GPIO4                                  |
| 3             | 11               | GPIO5                                  |

### Housekeeping SPI

SDI (pin 16), CSB (pin 15), SCK (pin 14), and SDO (pin 13)

The "housekeeping" SPI is an SPI slave that can be accessed from a remote host through a standard 4-pin serial interface. The SPI implementation is mode 0, with new data on SDI captured on the SCK rising edge, and output data presented on the falling edge of SCK (to be sampled on the next SCK rising edge).

#### SPI protocol definition

All input is in groups of 8 bits. Each byte is input msb first.

Every command sequence requires one command word (8 bits) followed by one address word (8 bits) followed by one or more data words (8 bits each), according to the data transfer modes defined below.



Addresses are read in sequence from lower values to higher values.

Therefore groups of bits larger than 8 should be grouped such that the lowest bits are at the highest address. Any bits additional to an 8-bit boundary should be at the lowest address.

Data are captured from the register map in bytes on the falling edge of the last SCK before a data byte transfer. Multi-byte transfers should ensure that data do not change between byte reads.

CSB pin must be low to enable an SPI transmission. Data are clocked by pin SCK, with data valid on the rising edge of SCK. Output data are received on the SDO line. SDO is held high-impedance when CSB is high and at all times other than the transfer of data bits on a read command. SDO outputs become active on the falling edge of SCK, such that data are written and read on the same SCK rising edge.

After CSB is set low, the SPI is always in the "command" state, awaiting a new command.

The first transferred byte is the command word, interpreted according to Table 1 below.

Table 13 Housekeeping SPI command word definition

| 0000000  | No operation                                            |
|----------|---------------------------------------------------------|
| 1000000  | Write in streaming mode                                 |
| 0100000  | Read in streaming mode                                  |
| 11000000 | Simultaneous Read/Write in streaming mode               |
| 11000100 | Pass-through Read/Write in streaming mode               |
| 10nnn000 | Write in n-byte mode (up to 7 bytes).                   |
| 01nnn000 | Read in n-byte mode (up to 7 bytes).                    |
| 11nnn000 | Simultaneous Read/Write in n-byte mode (up to 7 bytes). |
|          | , (1 , , ,                                              |

All other words are reserved and act as no-operation if not defined by the SPI slave module.

#### SPI protocol definition (continued)

The two basic modes of operation are "streaming mode" and "n-byte mode". In "streaming mode" operation, data are sent or received continuously, one byte at a time, with the internal address incrementing for each byte. Streaming mode operation continues until CSB is raised to end the transfer.

In "n-byte mode" operation, the number of bytes to be read and/or written is encoded in the command word, and may have a value from 1 to 7 (note that a value of zero implies streaming mode). After n bytes have been read and/or written, the SPI returns to waiting for the next command. No toggling of CSB is required to end the command or to initiate the following command.

#### Pass-thru mode

The pass-thru mode puts the CPU into immediate reset, then sets FLASH\_CSB low to initiate a data transfer to the QSPI flash. After the pass-thru command byte has been issued, all subsequent SPI signaling on SDI and SCK are applied directly to the QSPI flash (pins FLASH\_IO0 and FLASH\_CLK, respectively), and the QSPI flash data output (pin FLASH\_IO1) is applied directly to SDO, until the CSB pin is raised. When CSB is raised, the FLASH\_CSB is also raised, terminating the data transfer to the QSPI flash. The CPU is brought out of reset, and starts executing instructions at the program start address.

This mode allows the QSPI flash to be programmed from the same SPI communication channel as the housekeeping SPI, without the need for additional wiring to the QSPI flash chip.

### **Housekeeping SPI registers**

The purpose of the housekeeping SPI is to allow access and modification to values that normally could put the CPU into an unusable state, such as the CPU clock enable, the enable for the crystal oscillator generating the CPU clock, the enable and trim for the PLL that multiplies up the crystal oscillator clock, and the enable for the voltage regulators that generate the CPU's 1.8V supply. The housekeeping SPI runs at 3.3V and so is independent of the 1.8V on-board regulated supply.

Under normal working conditions, the SPI should not need to be accessed unless it is to adjust the clock speed of the CPU. All other functions are purely for test and debug.

All values in the SPI registers are exported to the CPU and can be viewed (read-only) in memory-mapped space (see the memory map documentation).

mask revision register address 0x1 high 4 bits

The 4-bit mask revision for version 1 of the Ravenna chip is 0x0.

manufacturer ID register address 0x1 low 4 bits and register address 0x2

The 12-bit manufacturer ID for efabless is 0x456

product\_ID register address 0x3

The product ID for the Ravenna PicoRV32 is 0x03

xtal osc. enable register address 0x9 bit 0

The crystal oscillator drives the CPU clock, so it cannot be turned on and off by the CPU. By default it is enabled (value 0x1).

**1.8V regulator enable** register address 0x9 bit 1

The output of the regulator generates the power supply for the CPU, and so it cannot be turned on and off by the CPU. By default it is enabled (value 0x1).

### Housekeeping SPI registers (continued)

#### PLL VCO enable register address 0x4 bit 1

The PLL multiplies the crystal oscillator frequency up by a factor of 8. When the VCO is disabled, the PLL is disabled and the CPU clock stops. Default is 0x1 (enabled).

#### PLL CP enable register address 0x4 bit 2

When the PLL charge pump is disabled but the VCO remains enabled, the VCO is in a freerunning mode. The VCO voltage input is connected to pin COMP\_INP and adjustible through the range of 0 to VDD3V3 (nominally 3.3V). In addition, the PLL frequency can be trimmed. Default is 0x1 (enabled).

### **PLL CP bias enable** register address 0x4 bit 0

This is a separate control for the current biasing to the PLL charge pump and VCO. Because it biases both, it should remain on at all times regardless of the enable state of the CP or VCO. It should only be disabled when both the CP and VCO are disabled. Default is 0x1 (enabled).

### **PLL trim** register address 0x4 bits 3 through 6

The 4-bit trim value can adjust the VCO frequency over a factor of about four from the slowest (trim value 0x0) to the fastest (trim value 0xf (15)). Default value is 0x0 (slow trim).

# PLL bypass register address 0x5 bit 0

When enabled, the PLL bypass switches the clock source of the CPU from the PLL output to the external CMOS clock (pin XCLK). Switching is not guaranteed glitch-free. The default value is 0x0 (CPU clock source is the PLL output).

# CPU IRQ register address 0x6 bit 0

This is a dedicated manual interrupt driving the CPU IRQ channel 6. The bit is not self-resetting, so while the rising edge will trigger an interrupt, the signal must be manually set to zero before it can trigger another interrupt.

# CPU reset register address 0x7 bit 0

The CPU reset bit puts the entire CPU into a reset state. This will also put analog functions into a disabled state, where analog blocks have enable/disable control. This bit is not self-resetting and must be set back to zero manually to clear the reset state.

# CPU trap register address 0x8 bit 0

If the CPU has stopped after encountering an error, it will raise the trap signal. The trap signal can be configured to be read from a GPIO pin, but as the GPIO state is potentially unknowable, the housekeeping SPI can be used to determine the true trap state.

# tm\_nvcp register address 0xa lower four bits

This 4-bit vector assigns a test mode to the NVRAM for calibration. See the NVRAM calibration section for details.

Housekeeping SPI registers (continued)

Table 14 Housekeeping SPI register map

| Register | msb    |      |       |         |        | -        |      |         |                   |     | •                           | Isb                    |                                         |
|----------|--------|------|-------|---------|--------|----------|------|---------|-------------------|-----|-----------------------------|------------------------|-----------------------------------------|
| Address  | 7      | 6    |       | 5       |        | 4        |      | 3       | 2                 |     | 1                           | 0                      | comments                                |
| 0x00     |        |      |       |         | SP     | 'I statu | ıs a | nd co   | ntrol             |     |                             |                        | unused/<br>undefined                    |
| 0x01     |        | mask | revis | sion (= | 0x0)   |          |      | manı    | ıfacture          | er_ | ID[11:8] (=                 | 0x4)                   | read-only                               |
| 0x02     |        |      |       | maı     | nufac  | cturer_  | _ID[ | 7:0] (= | = 0x56)           |     |                             |                        | read-only                               |
| 0x03     |        |      |       |         | pr     | oduct    | _ID  | (= 0x   | 03)               |     |                             |                        | read-only                               |
| 0x04     | unused |      |       | PLL t   | trim[3 | 3:0]     |      |         | PLI<br>CP<br>enab |     | PLL<br>VCO<br>enable        | PLL<br>bias<br>enable  | default 0x07                            |
| 0x05     |        |      |       |         | unu    | ısed     |      |         |                   |     |                             | PLL<br>bypass          | default 0x00                            |
| 0x06     |        |      |       |         | unu    | used     |      |         |                   |     |                             | CPU<br>IRQ             | default 0x00                            |
| 0x07     |        |      |       |         | unu    | ısed     |      |         |                   |     |                             | CPU<br>reset           | default 0x00                            |
| 0x08     |        |      |       |         | unu    | ısed     |      |         |                   |     |                             | CPU<br>trap            | read-only                               |
| 0x09     |        |      |       | unus    | ed     |          |      |         |                   |     | 1.8V<br>regulator<br>enable | xtal<br>osc.<br>enable | default 0x03                            |
| 0x0a     |        | ur   | nuse  | d       |        |          |      |         | tm                | n   | vcp[3:0]                    |                        | default 0x00                            |
| 0x0b     |        |      |       |         |        | und      | efin | ed      |                   |     |                             |                        | all undefined<br>registers read<br>0x00 |

#### **QSPI Flash interface**

FLASH\_IO0-3 (pins 21 to 24), FLASH\_CSB (pin 20), and FLASH\_CLK (pin 19)

The QSPI flash controller is automatically enabled on power-up, and will immediately initiate a read sequence in single-bit mode with pin FLASH\_IO0 acting as SDI (data from flash to CPU) and pin FLASH\_IO1 acting as SDO (data from CPU to flash). Protocol is according to, e.g., Cypress S25FL256L.

The initial SPI instruction sequence is as follows:

| 0xFF | Mode bit reset                               |
|------|----------------------------------------------|
| 0xAB | Release from deep power-down                 |
| 0x03 | Read w/3 byte address                        |
| 0x10 | Program start address (0x00100000) (3 bytes) |
| 0x00 |                                              |
| 0~00 |                                              |

The QSPI flash continues to read bytes, either sequentially on the same command, or issuing a new read command to read from a new address.

The behavior of the QSPI flash controller can be modified by changing values in the register below:

Table 15

reg\_spictrl

|    | 0  | <b>x</b> 0 | 20 | 00  | 00 | 3  |    |    | 0: | <b>x</b> 0 | 20 | 00  | 00  | 2  |    |    | 0:  | <b>x</b> 0 | 20 | 00 | 00 | 1 |   |   | 0 | <b>x</b> 0 | 20  | 00  | 00  | 0  |   |
|----|----|------------|----|-----|----|----|----|----|----|------------|----|-----|-----|----|----|----|-----|------------|----|----|----|---|---|---|---|------------|-----|-----|-----|----|---|
|    |    |            | (υ | ınu | se | d) |    |    |    | (          | se | e b | oel | ow | ') | (u | ınu | se         | d) |    |    |   |   |   |   | (          | (se | e t | oel | ow | ) |
| 31 | 30 | 29         | 28 | 27  | 26 | 25 | 24 | 23 | 22 | 21         | 20 | 19  | 18  | 17 | 16 | 15 | 14  | 13         | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5          | 4   | 3   | 2   | 1  | 0 |

address value bit

| mask bit | default | description                        |
|----------|---------|------------------------------------|
| 31       | 1       | QSPI flash interface enable        |
| 22-20    | 0       | Access mode (see table below)      |
| 19–16    | 8       | Dummy clock cycle count            |
| 11–8     | 0       | Bit-bang OE FLASH_IO3-FLASH_IO0    |
| 5        | 0       | Bit-bang FLASH_CSB                 |
| 4        | 0       | Bit-bang FLASH_CLK                 |
| 3–0      | 0       | Bit-bang value FLASH_IO3-FLASH_IO0 |

#### Access mode bit selection (bits 22-20):

| 0 | 000 | Single bit per clock                                   |
|---|-----|--------------------------------------------------------|
| 1 | 001 | Single bit per clock (same as 0)                       |
| 2 | 010 | Quad mode (four bits per clock)                        |
| 3 | 011 | Quad mode (four bits per clock) + continuous read      |
| 4 | 100 | Dual mode (two bits per clock)                         |
| 5 | 101 | Dual mode (two bits per clock) + continuous read       |
| 6 | 110 | Quad DDR mode (eight bits per clock)                   |
| 7 | 111 | Quad DDR mode (eight bits per clock) + continuous read |

Continuous read mode eliminates the instruction byte whenever the address changes, assuming the same instruction applies until the mode is reset. This results in a modest increase in data throughput.

The SPI flash can be accessed by bit banging when the enable is off. To do this from the CPU, the entire routine to access the SPI flash must be read into SRAM and executed from the SRAM.

#### **External clock**

XCLK (pin 25)

The external clock functions as a source clock for the two ADCs, and may also be used to clock the whole processor. The processor does not cleanly switch between clock sources, and clock source switching must be done by accessing register 5 in the housekeeping SPI (see *Table 14*).

#### **UART**

SER\_TX (pin 31) and SER\_RX (pin 32)

The UART is a standard 2-pin serial interface that can communicate with most similar interfaces at a fixed baud rate. Although the UART operates independently of the CPU, data transfers are blocking operations which will generate CPU wait states until the data transfer is completed.

The behavior of the UART can be modified by changing values in the registers below:

Table 16

reg uart clkdiv

| 0x0300007         | 'b    |    | 0x0   | 30 | 000 | 07 | a  |     |    | 0  | <b>x</b> 0 | 30 | 00 | 07 | 9 |   |   | 0: | x0 | 30 | 00 | 07 | 8 |   | address |
|-------------------|-------|----|-------|----|-----|----|----|-----|----|----|------------|----|----|----|---|---|---|----|----|----|----|----|---|---|---------|
|                   |       |    |       |    | UA  | ۱R | Т  | clo | ck | di | vid        | er |    |    |   |   |   |    |    |    |    |    |   |   | value   |
| 31 30 29 28 27 26 | 25 24 | 23 | 22 21 | 20 | 19  | 18 | 17 | 16  | 15 | 14 | 13         | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5  | 4  | 3  | 2  | 1 | 0 | bit     |

The entire 32 bit word encodes the number of CPU core cycles to divide down to get the UART data bit rate (baud rate). The default value is 1.

Example: If the external crystal is 12.5MHz, then the core CPU clock runs at 100MHz. To get 9600 baud, 100E6 / 9600 = 10417 (hex value 0x28b1).

Table 17

reg\_uart\_data

|    | 0x0     | 30 | 00 | 07 | f  |    |    | 0   | x0 | 30 | 00  | 07 | e e |    |     | 0  | x0 | 30 | 00 | 07 | 'd |   |   | 0 | <b>x</b> 0 | 30 | 00 | 07 | 'c |   | address |
|----|---------|----|----|----|----|----|----|-----|----|----|-----|----|-----|----|-----|----|----|----|----|----|----|---|---|---|------------|----|----|----|----|---|---------|
|    |         |    |    |    |    |    | (ι | ınu | se | d, | val | ue | is  | 0x | (0) |    |    |    |    |    |    |   |   |   |            |    |    |    |    |   | value   |
| 31 | 1 30 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19  | 18 | 17  | 16 | 15  | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5          | 4  | 3  | 2  | 1  | 0 | bit     |

Writing a value to this register will immediately start a data transfer on the SER\_TX pin. If a UART write operation is pending, then the CPU will be blocked with wait states until the transfer is complete before starting the new write operation. This makes the UART transmit a relatively expensive operation on the CPU, but avoids the necessity of buffering data and checking for buffer overflow. Reading a value from this register returns 255 (0xff) if no valid data byte is in the receive buffer, and returns the value of the receive buffer otherwise, and clears the receive buffer for additional reads. Note that there is no FIFO associated with the UART.

#### Interrupt

IRQ (pin 28)

The interrupt pin triggers the CPU interrupt channel 5.

# I<sup>2</sup>C Master

I2C\_SDA (pin 26) and I2C\_SCL (pin 27)

| Table 18 | reg i2c config | (reg i2c control, | reg_i2c_prescale) |
|----------|----------------|-------------------|-------------------|

|   |   | ( | 0: | x0 | 3  | 0 ( | 00  | 00 | 17 |    |    |   | 0: | ĸ0 | 30 | 00  | 00 | 16 |    |    | 0  | <b>x</b> 0 | 30 | 00 | 0d             | l5 |    |     | 0   | <b>x</b> 0 | 30  | 00 | 00 | 14 |   | address |
|---|---|---|----|----|----|-----|-----|----|----|----|----|---|----|----|----|-----|----|----|----|----|----|------------|----|----|----------------|----|----|-----|-----|------------|-----|----|----|----|---|---------|
|   |   |   | (  | ur | nd | ef  | fin | ec | l) |    |    |   |    | CC | nt | rol |    |    |    |    |    |            |    |    | <sup>2</sup> C | cl | ос | k p | res | sca        | ale | r  |    |    |   | value   |
| 3 | 1 | 3 | 0  | 29 | 2  | 8   | 27  | 26 | 25 | 24 | 23 | 3 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13         | 12 | 11 | 10             | 9  | 8  | 7   | 6   | 5          | 4   | 3  | 2  | 1  | 0 | bit     |

Bit 22 (control bit 6) is the  $I^2C$  interrupt enable. Value 1 = enabled, value 0 = disabled. Value 1 = enabled, value 0 = disabled.

Clock prescaler is a 16-bit integer that defines the I<sup>2</sup>C clock period as the divided-down core clock.

Table 19 reg\_i2c\_status (reg\_i2c\_command)

|    | 0: | x0                      | 30 | 00 | 0 d | lb |    |     |    | 0  | x0 | 30 | 00 | 00 | la |    |    | 0              | x0  | 30   | 00  | 00  | 19 |   |       | 0 | <b>x</b> 0 | 30 | 00 | )0ċ | 18 |   | address |
|----|----|-------------------------|----|----|-----|----|----|-----|----|----|----|----|----|----|----|----|----|----------------|-----|------|-----|-----|----|---|-------|---|------------|----|----|-----|----|---|---------|
|    |    | (undefined, reads zero) |    |    |     |    |    |     |    |    |    |    |    |    |    |    |    | <sup>2</sup> ( | C s | stat | tus | /cr | nd |   | value |   |            |    |    |     |    |   |         |
| 31 | 30 | 29                      | 28 | 27 | 26  | 25 | 24 | 1 2 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14             | 13  | 12   | 11  | 10  | 9  | 8 | 7     | 6 | 5          | 4  | 3  | 2   | 1  | 0 | bit     |

| Command (write to 0x030000d8) | Status (read from 0x030000d8) |
|-------------------------------|-------------------------------|
|-------------------------------|-------------------------------|

| Bit 7 | Start                 | Bit 7 | Receive acknowledge                           |
|-------|-----------------------|-------|-----------------------------------------------|
| Bit 6 | Stop                  | Bit 6 | I <sup>2</sup> C busy (start signal detected) |
| Bit 5 | Read                  | Bit 5 | Arbitration lost                              |
| Bit 4 | Write                 | Bit 1 | Transfer in progress                          |
| Bit 3 | Acknowledge           | Bit 0 | Interrupt pending flag                        |
| Bit 0 | Interrupt acknowledge |       |                                               |

The interrupt pending status bit is set whenever transmission is done or arbitration is lost, regardless of the state of the interrupte enable; and persists until an interrupt acknowledge command is issued. The CPU does not receive an interrupt signal unless the interrupt enable is set in the configuration register.

Note that reg\_i2c\_status and reg\_i2c\_command both refer to address 0x03000d8 and may be used interchangeably. Commands are immediate and volatile, and the command word cannot be read back.

The process for reading and writing is largely dependent on the slave device's I<sup>2</sup>C protocol definition. Simple read and write commands are outlined on the next page. However, more complicated transmissions involving writing and reading separated by a repeat start signal are possible.

Table 20 reg\_i2c\_data

| 0x030000df              | 0x030000de              | 0x030000dd            | 0x030000dc            | address |
|-------------------------|-------------------------|-----------------------|-----------------------|---------|
|                         | (undefined, reads ze    | ro)                   | I <sup>2</sup> C data | value   |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0       | bit     |

The byte at 0x030000dc holds the I<sup>2</sup>C data (either read or write)

# I<sup>2</sup>C Master (continued)

To write a byte on the I<sup>2</sup>C interface:

- 1. Write slave address byte to reg\_i2c\_data
- 2. Write command Start + Write (0x90) to reg\_i2c\_command
- 3. Wait for transfer-in-progress bit in status (0x02) from reg\_i2c\_status to clear
- 4. Check for receive acknowledge bit = 0 in status (0x80) from reg\_i2c\_status; If receive acknowledge = 1, issue command Stop (0x40) and terminate.
- 5. Write data byte to reg i2c data
- 6. Write command Write (0x10) to reg\_i2c\_command
- 7. Wait for transfer-in-progress bit in status (0x02) from reg\_i2c\_status to clear
- 8. Repeat from (4) if there are additional bytes to send.
- 9. Write command Stop (0x40) to reg i2c command
- 10. Check for receive acknowledge bit = 0 in status (0x80) from reg\_i2c\_status; If receive acknowledge = 1, return error to caller; otherwise return success.

# To read a byte on the I<sup>2</sup>C interface:

- 1. Write slave address byte to reg\_i2c\_data
- 2. Write command Start + Write (0x90) to reg\_i2c\_command
- 3. Wait for transfer-in-progress bit in status (0x02) from reg\_i2c\_status to clear
- 4. Check for receive acknowledge bit = 0 in status (0x80) from reg\_i2c\_status; If receive acknowledge = 1, issue command Stop (0x40) and terminate.
- 5. Write command Read (0x20) to reg\_i2c\_command
- 6. Wait for transfer-in-progress bit in status (0x02) from reg\_i2c\_status to clear
- 7. Read data byte from reg\_i2c\_data
- 8. Write command Acknowledge (0x08) if there are additional bytes to receive.
- 9. Repeat from (5) if there are additional bytes to receive.
- 10. Write command Stop (0x40) to reg i2c command

To read a byte on the I<sup>2</sup>C interface from a device that requires a memory location:

- 1. Write slave address byte to reg\_i2c\_data
- 2. Write command Start + Write (0x90) to reg\_i2c\_command
- 3. Wait for transfer-in-progress bit in status (0x02) from reg\_i2c\_status to clear
- 4. Check for receive acknowledge bit = 0 in status (0x80) from reg\_i2c\_status; If receive acknowledge = 1, issue command Stop (0x40) and terminate.
- 5. Write command Start + Write (0x90) to reg i2c command
- 6. Wait for transfer-in-progress bit in status (0x02) from reg i2c status to clear
- 7. Check for receive acknowledge bit = 0 in status (0x80) from reg\_i2c\_status; If receive acknowledge = 1, issue command Stop (0x40) and terminate.
- 8. Write command Read (0x20) to reg\_i2c\_command
- 9. Wait for transfer-in-progress bit in status (0x02) from reg\_i2c\_status to clear
- 10. Read data byte from reg\_i2c\_data
- 11. Write command Acknowledge (0x08) if there are additional bytes to receive.
- 12. Repeat from (5) if there are additional bytes to receive.
- 13. Write command Stop (0x40) to reg i2c command

The I<sup>2</sup>C module is a largely unmodified version of Richard Herveille's code on opencores.org, which can be found here:

http://opencores.org/ocsvn/i2c/

Documentation in the opencores.org repository has additional programming examples.

**SPI Master** 

SPI\_SDI (pin 36), SPI\_CSB (pin 35), SPI\_SCK (pin 34), and SPI\_SDO (pin 33)

Table 21 reg\_spi\_config

|   | 0                                              | <b>x</b> 0 | 30 | 00 | 03 | 33 |  |  | 0 | <b>x</b> 0 | 30 | 00 | 03 | 32 |    |    | 0   | <b>x</b> 0 | 30  | 00   | 03  | 1    |     |     | 0  | <b>x</b> 0 | 30 | 00 | 03    | 30 |     | address |
|---|------------------------------------------------|------------|----|----|----|----|--|--|---|------------|----|----|----|----|----|----|-----|------------|-----|------|-----|------|-----|-----|----|------------|----|----|-------|----|-----|---------|
| Γ | (undefined, reads zero)                        |            |    |    |    |    |  |  |   |            |    |    |    |    |    | SI | PLI | ma         | ste | er ( | cor | nfiç | jur | ati | on |            |    |    | value |    |     |         |
| 3 | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 1 |            |    |    |    |    |  |  |   |            |    |    |    | 16 | 15 | 14 | 13  | 12         | 11  | 10   | 9   | 8    | 7   | 6   | 5  | 4          | 3  | 2  | 1     | 0  | bit |         |

#### Configuration bit defintions

| • • · · · · · · · · · · · |                      |                                                                                                        |
|---------------------------|----------------------|--------------------------------------------------------------------------------------------------------|
| Bit 14                    | SPI interrupt enable | 0 = interrupt disabled<br>1 = interrupt enabled                                                        |
| Bit 13                    | SPI system enable    | 0 = SPI disabled<br>1 = SPI enabled                                                                    |
| Bit 12                    | stream               | 0 = apply/release CSB separately for each byte<br>1 = apply CSB until stream bit is cleared (manually) |
| Bit 11                    | mode                 | 0 = read and change data on opposite SCK edges  1 = read and change data on the same SCK edge          |
| Bit 10                    | invert SCK           | 0 = normal SCK<br>1= inverted SCK                                                                      |
| Bit 9                     | invert CSB           | 0 = normal CSB (low is active) 1 = inverted CSB (high is active)                                       |
| Bit 8                     | MLB                  | 0 = msb first<br>1 = lsb first                                                                         |
| Bits 7–0                  | prescaler            | count (in master clock cycles) of 1/2 SCK cycle (default value 2)                                      |

All configuration bits other than the prescaler default to value zero.

Table 22 reg spi data

|    | 02 | к0 | 30                      | 00 | 0.3 | 3  |    |    | 0  | <b>x</b> 0 | 30 | 00 | 03 | 32 |    |    | 0  | <b>x</b> 0 | 30 | 00 | 03 | 1 |    |    | 0  | <b>x</b> 0 | 30 | 00    | 03 | 80 |   | address |
|----|----|----|-------------------------|----|-----|----|----|----|----|------------|----|----|----|----|----|----|----|------------|----|----|----|---|----|----|----|------------|----|-------|----|----|---|---------|
|    |    |    | (undefined, reads zero) |    |     |    |    |    |    |            |    |    |    |    |    |    |    |            |    |    |    | S | ΡI | da | ta |            |    | value |    |    |   |         |
| 31 | 30 | 29 | 28                      | 27 | 26  | 25 | 24 | 23 | 22 | 21         | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13         | 12 | 11 | 10 | 9 | 8  | 7  | 6  | 5          | 4  | 3     | 2  | 1  | 0 | bit     |

The byte at 0x03000030 holds the SPI data (either read or write)

Reading to and writing from the SPI master is simply a matter of setting the required values in the configuration register, and writing values to or reading from reg\_spi\_data. The protocol is similar to the UART. A write operation will stall the CPU if an incomplete SPI transmission is still in progress. Reading from the SPI will also stall the CPU if an incomplete SPI transmission is still in progress. There is no FIFO buffer for data. Therefore SPI reads and writes are relatively expensive operations that tie up the CPU, but will not lose or overwrite data. Note that there is no FIFO associated with the SPI master.

# Comparator

# COMP\_INP (pin 3) and COMP\_INN (pin 4)

The analog comparator compares two analog values and produces a digital value 1 or 0 depending on whether or not the positive input is greater than the negative input. The source signal for both the positive input and the negative input is selectable, and the destination of the output value is also selectable.



Table 23

reg\_comp\_ena

| address |                                           | 60 | 006 | 00 | 30 | x0 | 0: |   |   | 1 | 06 | 00 | 30 | x0 | 0  |    |    | 2  | 06 | 00 | 30 | ×0 | 0: |    |    | 3  | 06 | 00 | 30 | x0 | 0  |    |
|---------|-------------------------------------------|----|-----|----|----|----|----|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| value   | (undefined, reads zero) comparator enable |    |     |    |    |    |    |   |   |   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| bit     | 0                                         | 1  | 2   | 3  | 4  | 5  | 6  | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |

Bit 0 controls the comparator state. Value 1 = enabled, value 0 = disabled.

Table 24

reg\_comp\_n\_source

|    | 0x03000067           | 0x03000066              | 0x03000065            | 0x03000064        | address |
|----|----------------------|-------------------------|-----------------------|-------------------|---------|
|    |                      | (undefined, reads ze    | ero)                  | comparator source | value   |
| 31 | 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0   | bit     |

The two low bits of this register determine the source signal on the comparator's negative input, according to the following table:

| Register byte | 0x03000064 value | Signal directed to the comparator negative input |
|---------------|------------------|--------------------------------------------------|
| 0             | 00               | Pin COMP_INN (pin 4) (default)                   |
| 1             | 01               | DAC output value                                 |
| 2             | 10               | Bandgap output value (1.235V)                    |
| 3             | 11               | Regulated 1.8V                                   |

reg\_comp\_out\_dest: See Table 5

Table 25

reg\_comp\_p\_source

| address |    | 58  | 006 | 000 | 30  | <b>x</b> 0 | 0  |   |   | 9                       | 06 | 00 | 30 | x0 | 0  |    |    | a  | 06 | 00 | 30 | <b>x</b> 0 | 0  |    |    | b  | 06 | 00 | 30 | <b>x</b> 0 | 0  |    |
|---------|----|-----|-----|-----|-----|------------|----|---|---|-------------------------|----|----|----|----|----|----|----|----|----|----|----|------------|----|----|----|----|----|----|----|------------|----|----|
| value   | се | uro | so  | tor | rat | ра         | om | C |   | (undefined, reads zero) |    |    |    |    |    |    |    |    |    |    |    |            |    |    |    |    |    |    |    |            |    |    |
| bit     | 0  | 1   | 2   | 3   | 4   | 5          | 6  | 7 | 8 | 9                       | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21         | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29         | 30 | 31 |

The two low bits of this register determine the source signal on the comparator's negative input, according to the following table:

| Register byte | 0 <b>x</b> 03000068 value | Signal directed to the comparator negative input |
|---------------|---------------------------|--------------------------------------------------|
| 0             | 00                        | Pin COMP_INP (pin 3) (default)                   |
| 1             | 01                        | DAC output value                                 |
| 2             | 10                        | Bandgap output value (1.235V)                    |
| 3             | 11                        | Regulated 1.8V                                   |

# **DAC/bandgap output**

ANALOG\_OUT (pin 37)



Table 26

reg\_analog\_out\_ena

| address | 0x030000c0 |    |    |    |    |     |   |   |   | 1 | 00                                                            | 00 | 3 | )× |  |  |  | :2 | 00 | 00 | 30 | x0 | 0: |    |    | :3 | 00 | 00 | 30 | x0 | 0 |  |
|---------|------------|----|----|----|----|-----|---|---|---|---|---------------------------------------------------------------|----|---|----|--|--|--|----|----|----|----|----|----|----|----|----|----|----|----|----|---|--|
| value   |            | le | ab | en | er | uff | b |   |   |   | 030000c3                                                      |    |   |    |  |  |  |    |    |    |    |    |    |    |    |    |    |    |    |    |   |  |
| bit     | 0          | 1  | 2  | 3  | 4  | 5   | 6 | 7 | 8 | 9 | 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 |    |   |    |  |  |  |    |    |    |    |    |    | 30 | 31 |    |    |    |    |    |   |  |

Bit 0 controls the analog output buffer state. Value 1 = enabled, value 0 = disabled.

Table 27

reg\_analog\_out\_bias\_ena

| addres  | :4   | ) 0 c | 00 | 30  | <b>x</b> 0 | 0   |   |   | :5 | 0x030000c7                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |
|---------|------|-------|----|-----|------------|-----|---|---|----|---------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|----|----|----|
| e value | able | en    | วร | bia | er         | uff | b |   |    | (undefined, reads zero)                                                               |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |
| 0 bit   | 1 0  | 2     | 3  | 4   | 5          | 6   | 7 | 8 | 9  | (undefined, reads zero) 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 |  |  |  |  |  |  |  |  |  |  |  |  |  | 29 | 30 | 31 |

Bit 0 controls the analog output bias current generator state. Value 1 = enabled, value 0 = disabled.

Table 28 reg\_analog\_out\_sel

| 0x030000cb              | 0x030000ca              | 0x030000c9            | 0x030000c8          | address |
|-------------------------|-------------------------|-----------------------|---------------------|---------|
|                         | (undefined, reads ze    | ero)                  | buffer input source | value   |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0     | bit     |

The two low bits of this register determine the signal that appears at the ANALOG\_OUT pin, according to the following table:

| Register byte 0x030000c8 value | Signal appearing on ANALOG_OUT pin (pin 5) |
|--------------------------------|--------------------------------------------|
| 0 0                            | DAC output value                           |
| 1 1                            | Bandgap output value (1.235V)              |

DAC

VREF\_H (pin 6) and VREF\_L (pin 7), ANALOG\_OUT (pin 5)



Table 29 reg\_dac\_ena

|    | 0x03000053           | 0x03000052              | 0x03000051            | 0x03000050      | address |
|----|----------------------|-------------------------|-----------------------|-----------------|---------|
|    |                      | (undefined, reads ze    | ro)                   | DAC enable      | value   |
| 31 | 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | bit     |

Bit 0 controls the DAC state. Value 1 = enabled, value 0 = disabled.

Table 30 reg\_dac\_data

|    | 0x0   | 300 | 00 | 05 | 7  |    |     | 0   | x0   | 30  | 00   | 0.5 | 56 |    |     | 0  | <b>x</b> 0 | 30 | 00 | 05 | 5 |   |    | 0: | <b>x</b> 0 | 30 | 00 | 05  | 4 |   | address |
|----|-------|-----|----|----|----|----|-----|-----|------|-----|------|-----|----|----|-----|----|------------|----|----|----|---|---|----|----|------------|----|----|-----|---|---|---------|
|    |       |     |    |    |    |    | (uı | nde | efir | nec | d, r | ea  | ds | ze | ro) |    |            |    |    |    |   |   | DΑ | С  | inp        | ut | va | lue | ) |   | value   |
| 31 | 30 29 | 28  | 27 | 26 | 25 | 24 | 23  | 22  | 21   | 20  | 19   | 18  | 17 | 16 | 15  | 14 | 13         | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5          | 4  | 3  | 2   | 1 | 0 | bit     |

The word formed by bits 0 to 9 define the integer value input to the DAC. The DAC output value is defined by the following equation:

DAC output value (V) = 
$$VREF_L + \frac{(VREF_H - VREF_L) \cdot reg_dac_data}{1024}$$

ADC0\_IN (pin 9)
VREF\_H (pin 6) and VREF\_L (pin 7)



Table 31 reg\_adc0\_ena

| address            | LO | 001 | 00 | 30 | <b>x</b> 0 | 0 |   |   | .1 | 01 | 00 | 30 | <b>x</b> 0 | 0  |     |    | .2 | 01 | 00   | 30  | <b>x</b> 0 | 0:  |     |    | .3 | 01 | 00 | 30 | x0 | 0  |    |
|--------------------|----|-----|----|----|------------|---|---|---|----|----|----|----|------------|----|-----|----|----|----|------|-----|------------|-----|-----|----|----|----|----|----|----|----|----|
| value              | le | ab  | en | 20 | DC         | Α |   |   |    |    |    |    |            | )  | ro) | ze | ds | ea | l, r | nec | əfir       | nde | (ur |    |    |    |    |    |    |    |    |
| <sub>1</sub> 0 bit | 1  | 2   | 3  | 4  | 5          | 6 | 7 | 8 | 9  | 10 | 11 | 12 | 13         | 14 | 15  | 16 | 17 | 18 | 19   | 20  | 21         | 22  | 23  | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |

Bit 0 controls the ADC0 state. Value 1 = enabled, value 0 = disabled.

Table 32 reg\_adc0\_data

|    | 0x03000017           | 0x03000016              | 0x03000015          | 5   | 0x0     | 3000014    | address |
|----|----------------------|-------------------------|---------------------|-----|---------|------------|---------|
|    |                      | (undefined, reads ze    | ero)                | Al  | DC0 out | tput value | value   |
| 31 | 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 | 9 8 | 7 6 5   | 4 3 2 1 0  | bit     |

The word formed by bits 0 to 9 define the integer value returned by the ADC after a conversion. The ADC output value is defined by the following equation:

$$reg\_adc0\_data = 1024 \cdot \frac{(ADC0 input value) - VREF\_L}{VREF H - VREF L}$$

Note that pins VREF\_L and VREF\_H are shared among the ADC0, ADC1, and DAC.

Table 33

| req | adc0 | done |
|-----|------|------|
|-----|------|------|

|   | C    | )×0 | 30 | 00                      | 01 | Lb |    |    | 0  | x0 | 30 | 00 | 01 | a  |    |    | 0  | x0 | 30 | 00 | 01 | .9 |    |     | 0   | <b>x</b> 0 | 30 | 00    | 01 | L8 |   | address |
|---|------|-----|----|-------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|-----|------------|----|-------|----|----|---|---------|
|   |      |     |    | (undefined, reads zero) |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | /  | ٩D | CC | ) d | one | е          |    | value |    |    |   |         |
| 3 | 1 30 | 29  | 28 | 27                      | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7   | 6   | 5          | 4  | 3     | 2  | 1  | 0 | bit     |

This bit is read-only and indicates that the ADC0 has completed a conversion. The data transfer is not synchronized to the CPU clock and so this bit must be checked before reading reg\_adc0\_data in order to get a valid result. Value 1 = conversion done; value 0 = conversion in progress.

Table 34

reg\_adc0\_convert

| а | .c  | 001  | 000  | 030ء | 02  |   |   | .d | 01                      | 00 | 30 | ×0 |     |   | е  | 01 | 0.0 | 30 | )×0 | C    | m T   | f  | 01 | 000  | 03  | 0×   |    |
|---|-----|------|------|------|-----|---|---|----|-------------------------|----|----|----|-----|---|----|----|-----|----|-----|------|-------|----|----|------|-----|------|----|
| ٧ | nv. | t cc | tarı | C0 s | ۱D( | A |   |    | (undefined, reads zero) |    |    |    |     |   |    |    |     |    |     |      |       |    |    |      |     |      |    |
| b | 1 0 | 2    | 3    | 5 4  | 6   | 7 | 8 | 9  | 10                      | 11 | 12 | 13 | 5 1 | 6 | 17 | 18 | 19  | 20 | 21  | 3 22 | 24 23 | 25 | 26 | 3 27 | 9 2 | 30 2 | 31 |

address value bit

Set bit 0 to 1 to start a conversion. The bit is not self-resetting. The bit must be manually set to zero before another conversion can begin.

Table 35

reg\_adc0\_clk\_source

|    | 020  | 00 | 30  | <b>x</b> 0 | 0  |   |   | 21 | 02 | 00 | 30 | x0 | 0  |     |    | 22 | 02 | 00   | 30  | x0   | 0   |     |    | 23 | 02 | 00 | 30 | ж0 | 0  |    |
|----|------|----|-----|------------|----|---|---|----|----|----|----|----|----|-----|----|----|----|------|-----|------|-----|-----|----|----|----|----|----|----|----|----|
| се | sour | ck | clo | 0:         | DC | Α |   |    |    |    |    |    | )  | ro) | ze | ds | ea | l, r | nec | əfir | nde | (uı |    |    |    |    |    |    |    |    |
| 0  | 2 1  | 3  | 4   | 5          | 6  | 7 | 8 | 9  | 10 | 11 | 12 | 13 | 14 | 15  | 16 | 17 | 18 | 19   | 20  | 21   | 22  | 23  | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 |

address value bit

The two low bits of this register determine the digital signal that drives the ADC0 clock. Note that the ADC0 has a maximum clock rate of 2MHz. Depending on the external setup, some signals may not be able to drive the ADC0 correctly. Note that the crystal clock frequency is divided by 8 so that the frequency at the ADC0 is in range for typical 8–10MHz crystals.

| Register byte | 0x03000020 value | Signal used to clock the ADC0  |
|---------------|------------------|--------------------------------|
| 0             | 00               | RC oscillator output (100 MHz) |
| 1             | 01               | SCK (pin 14)                   |
| 2             | 10               | Crystal oscillator clock       |
| 3             | 11               | XCLK (pin 25) ÷ 8              |

Table 36

reg\_adc0\_input\_source

|    | 0  | x0 | 30                      | 00 | 02 | 27 |    |    | 0  | x0 | 30 | 0.0 | 02 | 26 |    |    | 0  | x0 | 30 | 00 | 02 | 25  |    |    | 0  | <b>x</b> 0 | 30    | 00 | 02 | 24 |   | address |
|----|----|----|-------------------------|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|----|----|-----|----|----|----|------------|-------|----|----|----|---|---------|
|    |    |    | (undefined, reads zero) |    |    |    |    |    |    |    |    |     |    |    |    |    |    |    | Α  | DC | 0  | inp | ut | so | ur | се         | value |    |    |    |   |         |
| 31 | 30 | 29 | 28                      | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19  | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7  | 6  | 5          | 4     | 3  | 2  | 1  | 0 | bit     |

The two low bits of this register determine the analog signal that is presented to the ADC0 input, according to the following table:

| Register byte | 0x03000024 value | Signal directed to the ADC0 input |
|---------------|------------------|-----------------------------------|
| 0             | 00               | Pin ADC0_IN (pin 9) (default)     |
| 1             | 01               | Regulated 1.8V                    |
| 2             | 10               | DAC output value                  |
| 3             | 11               | Pin COMP_INP (pin 3)              |

ADC1

ADC1\_IN (pin 40)
VREF H (pin 38) and VREF L (pin 39)



Table 37

reg\_adc1\_ena

|    | 0  | ×0 | 30                      | 000 | 003 | 33 |    |    | 0  | x0 | 30 | 00 | 03 | 32 |    |    | 0: | x0 | 30 | 00 | 03 | 1  |    |    | 0  | <b>x</b> 0 | 30     | 00 | 03 | 0 |   | ac |
|----|----|----|-------------------------|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|--------|----|----|---|---|----|
|    |    |    | (undefined, reads zero) |     |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | Α  | DC | 21 | en | ab | le         | $\Box$ | Vā |    |   |   |    |
| 31 | 30 | 29 | 28                      | 27  | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5          | 4      | 3  | 2  | 1 | 0 | bi |

address value bit

Bit 0 controls the ADC1 state. Value 1 = enabled, value 0 = disabled.

Table 38

reg\_adc1\_data

|   | 0x03000037              | 0x03000036              | 0x03000035          | 5   | 0x0    | 300   | 003  | 4   | a  |
|---|-------------------------|-------------------------|---------------------|-----|--------|-------|------|-----|----|
| ſ |                         | (undefined, reads ze    | ero)                | ΑD  | OC1 ou | ıtput | valu | ıe  | Vā |
|   | 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 | 9 8 | 7 6 5  | 4 3   | 3 2  | 1 0 | bi |

address value bit

The word formed by bits 0 to 9 define the integer value returned by the ADC1 after a conversion. The ADC1 output value is defined by the following equation:

reg\_adc1\_data = 
$$1024 \cdot \frac{\text{(ADC1 input value)} - VREF_L}{\text{VREF H - VREF L}}$$

Note that pins VREF\_L and VREF\_H are shared among the ADC0, ADC1, and DAC.

Table 39

| ~~~ | 2421 | done |
|-----|------|------|
| rea | adcı | aone |

| 0x0300003b              | 0x0300003a              | 0x03000039            | 0x03000038      | address |
|-------------------------|-------------------------|-----------------------|-----------------|---------|
|                         | (undefined, reads ze    | ero)                  | ADC1 done       | value   |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | bit     |

This bit is read-only and indicates that the ADC1 has completed a conversion. The data transfer is not synchronized to the CPU clock and so this bit must be checked before reading reg\_adc1\_data in order to get a valid result. Value 1 = conversion done; value 0 = conversion in progress.

Table 40

reg\_adc1\_convert

|    | 0ж   | x0300003f 0x0300003e 0x0300003d (undefined, reads zero) |    |    |    |    |    |      |     |    |    |    |    |    |    | 3d |    |    | 0  | <b>x</b> 0 | 30 | 00 | 003 | 3c |     | 6          |   |   |   |   |   |   |   |
|----|------|---------------------------------------------------------|----|----|----|----|----|------|-----|----|----|----|----|----|----|----|----|----|----|------------|----|----|-----|----|-----|------------|---|---|---|---|---|---|---|
|    |      |                                                         |    |    |    |    |    |      |     |    |    |    |    |    |    |    |    |    | /  | ٩D         | C1 | st | art | cc | onν | <b>′</b> . | , |   |   |   |   |   |   |
| 31 | 30 2 | 29                                                      | 28 | 27 | 26 | 25 | 24 | 4 23 | 3 2 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12         | 11 | 10 | 9   | 8  | 7   | 6          | 5 | 4 | 3 | 2 | 1 | 0 | k |

address value bit

Set bit 0 to 1 to start a conversion. The bit is not self-resetting. The bit must be manually set to zero before another conversion can begin.

Table 41

reg\_adc1\_clk\_source

| address | 0    | 04 | 000 | 30  | <b>x</b> 0 | 0  |   |   | 1 | 0x03000043                                                                            |  |  |  |  |  |  |  |  |  |  |  |  |  |    | <b>x</b> 0 | 0 |  |
|---------|------|----|-----|-----|------------|----|---|---|---|---------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|----|------------|---|--|
| value   | urce | so | ck  | clo | 1          | DC | Α |   |   |                                                                                       |  |  |  |  |  |  |  |  |  |  |  |  |  |    |            |   |  |
| bit     | 1 0  | 2  | 3   | 4   | 5          | 6  | 7 | 8 | 9 | (undefined, reads zero) 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 |  |  |  |  |  |  |  |  |  |  |  |  |  | 30 | 31         |   |  |

The two low bits of this register determine the digital signal that drives the ADC1 clock. Note that the ADC1 has a maximum clock rate of 2MHz. Depending on the external setup, some signals may not be able to drive the ADC1 correctly. Note that the crystal clock frequency is divided by 8 so that the frequency at the ADC1 is in range for typical 8–10MHz crystals.

| Register byte | 0x03000040 value | Signal used to clock the ADC1                  |
|---------------|------------------|------------------------------------------------|
| 0             | 00<br>01         | RC oscillator output (100 MHz)<br>SCK (pin 14) |
| 2 3           | 10<br>11         | Crystal oscillator clock<br>XCLK (pin 24) ÷ 8  |

Table 42

reg\_adc1\_input\_source

| address | 1   | 04 | 00 | 30  | <b>x</b> 0 | 0 |   |   | 0x03000047 0x03000046 0x03000045 (undefined, reads zero) |  |  |  |  |  |  |  |  |  |  |  |  |  |    | 0  |    |
|---------|-----|----|----|-----|------------|---|---|---|----------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|----|----|----|
| value   | rce | so | ut | inp |            |   |   |   |                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  |    |    |    |
| bit     | 1 0 | 2  | 3  | 4   | 5          | 6 | 7 | 8 |                                                          |  |  |  |  |  |  |  |  |  |  |  |  |  | 29 | 30 | 31 |

The two low bits of this register determine the analog signal that is presented to the ADC1 input, according to the following table:

| Register byte | 0x03000044 value | Signal directed to the ADC1 input |
|---------------|------------------|-----------------------------------|
| 0             | 00               | Pin ADC1_IN (pin 40) (default)    |
| 1             | 01               | Bandgap 1.235V output             |
| 2             | 10               | 3.3V power supply                 |
| 3             | 11               | Ground reference (0V)             |

### **Crystal oscillator**

XI (pin 11) and XO (pin 12)

The crystal oscillator is nominally rated for 4MHz but will operate at 12MHz for a core clock rate of 80MHz. The crystal oscillator can be bypassed in two ways: By setting the pll\_bypass signal in the housekeeping SPI to value 1 to switch the clock to the XCLK pin, and by turning off the crystal oscillator and PLL charge pump in the housekeeping SPI, allowing the VCO in the PLL to run freely.

When not in PLL bypass mode, the core clock rate is 8 times the crystal frequency. In PLL bypass mode, the core clock rate is equal to the rate of XCLK.

# 1.8V regulated supply

VDD1V8 (pins 18, 30, and 38)

The two on-board voltage regulators supply the 1.8V core power supply for the digital components of the chip, including the CPU. Together the regulators supply 40mA of current, which covers the peak demand of the digital core at 100MHz. The 1.8V supply pins should be connected to external decoupling caps of 3.3µF for each regulator.

Average current draw of the digital core and regulators at 80MHz core clock is (TBD)mA.

#### 3.3V power supply

VDD3V3 (pins 17 and 37)

VSS (pin 29 and QFN package paddle)

The power supply for the Raven chip is 3.3V nominal (see maximum ratings). Ground (VSS) is connected to the QFN package paddle as well as the two VSS pins (31 and 34).

#### Bandgap reference

The bandgap reference generates a nominal 1.235V output that can be routed to the comparator or ADC1, or output on the ANALOG\_OUT pin (see Tables 23 and 24 for comparator input routing, Table 42 for the ADC1 input routing, and Table 28 for output routing).

Table 43

reg\_bandgap\_ena

| 0x030000d3              | 0x030000d2              | 0x030000d1            | 0x030000d0      | address |
|-------------------------|-------------------------|-----------------------|-----------------|---------|
|                         | (undefined, reads ze    | ero)                  | Bandgap enable  | value   |
| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | bit     |

Bit 0 controls the bandgap state. Value 1 = enabled, value 0 = disabled.

#### **RC** oscillator

The on-board RC oscillator generates a 100MHz clock output that can be directed to the ADCs to be used as the ADC conversion clock, or passed directly to a GPIO channel to be output on one of GPIO2, GPIO3, or GPIO6 (see Table 6).

Table 44

reg\_rcosc\_enable

|    | 0: | 0x03000073 |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 1   |    |     | 0: | <b>x</b> 0 | 30 | 00    | 07 | 70 |   | address |   |   |   |   |     |
|----|----|------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|-----|----|-----|----|------------|----|-------|----|----|---|---------|---|---|---|---|-----|
|    |    |            |    |    |    |    |    |    |    |    |    |    |    |    |    |    | C 0 | sc | . е | na | ble        |    | value |    |    |   |         |   |   |   |   |     |
| 31 | 30 | 29         | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14  | 13 | 12  | 11 | 10         | 9  | 8     | 7  | 6  | 5 | 4       | 3 | 2 | 1 | 0 | bit |

Bit 0 controls the RC oscillator state. Value 1 = enabled, value 0 = disabled.

#### Overtemperature alarm

The on-board over-temperature alarm will generate a digital high output when the internal temperature of the chip exceeds a fixed value of approximately 133°C. Hysteresis of 7°C ensures that the signal will remain high until the temperature falls below 126°C. The over–temperator alarm can be routed to a GPIO for monitoring, and can be set to trigger a CPU interrupt state. The value can also be read directly from memory. For output routing, see Table 10.

Table 45

reg\_overtemp\_ena

|    | 0  | <b>x</b> 0 | 0x030000e3              |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | 0: | <b>x</b> 0 | 30  | 00 | 0€ | <u>•</u> 0 |    | address |       |   |   |   |     |
|----|----|------------|-------------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------------|-----|----|----|------------|----|---------|-------|---|---|---|-----|
|    |    |            | (undefined, reads zero) |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | O  | ver        | ter | np | al | arr        | nε | en.     | value |   |   |   |     |
| 31 | 30 | 29         | 28                      | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10         | 9   | 8  | 7  | 6          | 5  | 4       | 3     | 2 | 1 | 0 | bit |

Bit 0 controls the over-temperature alarm state. Value 1 = enabled, value 0 = disabled.

Table 46

reg\_overtemp\_data

|    | 0x0                                    | 30 | 00 | 00€ | ≥7 |    |    | 0: | <b>x</b> 0 | 30 | 00 | 0 ∈ | <u>6</u> |    |       | 0  | x0 | 30 | 00 | 0 e | 25 |   |   | 0 | <b>x</b> 0 | 30 | 00 | 0€ | 4 |   | address |
|----|----------------------------------------|----|----|-----|----|----|----|----|------------|----|----|-----|----------|----|-------|----|----|----|----|-----|----|---|---|---|------------|----|----|----|---|---|---------|
| Г  | (undefined, reads zero) Overtemp alarm |    |    |     |    |    |    |    |            |    |    |     |          |    | value |    |    |    |    |     |    |   |   |   |            |    |    |    |   |   |         |
| 31 | 30 29                                  | 28 | 27 | 26  | 25 | 24 | 23 | 22 | 21         | 20 | 19 | 18  | 17       | 16 | 15    | 14 | 13 | 12 | 11 | 10  | 9  | 8 | 7 | 6 | 5          | 4  | 3  | 2  | 1 | 0 | bit     |

Read-only bit 0 is the over-temperature alarm output. Value 1 = alarm triggered (core temperature over 133°C was detected, and current temperature is above 126°C), and value 0 = alarm not triggered (core temperature is below 126°C).

#### Counter-Timer

The counter/timer is a general-purpose 32-bit adder and subtractor that can be configured for a variety of timing functions including one-shot counts, continuous timing, and interval interrupts. At a core clock rate of 80MHz, the longest single time interval is 26.84 seconds.

Table 47 reg\_timer\_config

| 0x030000f7                           | 0x030000f6              | 0x030000f5              | 0x030000f4      | address |  |  |  |  |  |  |  |  |  |
|--------------------------------------|-------------------------|-------------------------|-----------------|---------|--|--|--|--|--|--|--|--|--|
| (undefined, reads zero) Timer config |                         |                         |                 |         |  |  |  |  |  |  |  |  |  |
| 31 30 29 28 27 26 25 24              | 23 22 21 20 19 18 17 16 | 6 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | bit     |  |  |  |  |  |  |  |  |  |

Timer configuration bit definitions

| Bit 3 | Counter/timer enable | 1 = counter/timer enabled                                                                     |
|-------|----------------------|-----------------------------------------------------------------------------------------------|
| Bit 2 | Oneshot mode         | 0 = counter/timer disabled<br>1 = oneshot mode                                                |
|       |                      | 0 = continuous mode                                                                           |
| Bit 1 | Updown               | 1 = count up                                                                                  |
| Bit 0 | Interrupt enable     | <ul><li>0 = count down</li><li>1 = interrupt enabled</li><li>0 = interrupt disabled</li></ul> |

Table 48 reg\_timer\_value

|   | 0x030000fb 0x030000fa 0x030000f9 0x030000f8                                           |  |  |  |  |  |  |  |  |  |  |  |  |     |       | address |
|---|---------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|-----|-------|---------|
|   | Timer value                                                                           |  |  |  |  |  |  |  |  |  |  |  |  |     | value |         |
| 3 | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |  |  |  |  |  |  |  |  |  |  |  |  | bit |       |         |

The value in this register is the current value of the counter. Value is 32 bits. The register is read-write and can be used to reset the timer.

Table 49 reg\_timer\_data

| 0x030000ff                                                                            | 0x030000ff 0x030000fe 0x030000fd 0x030000fc |  |  |  |  |  |  |  |  |  |  |  |   |     |  |       | address |
|---------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|---|-----|--|-------|---------|
|                                                                                       | Timer data                                  |  |  |  |  |  |  |  |  |  |  |  |   |     |  | value |         |
| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |                                             |  |  |  |  |  |  |  |  |  |  |  | 0 | bit |  |       |         |

The value in this register is the reset value for the comparator.

When enabled, the counter counts up or down from the value set in reg\_timer\_value at the time the counter is enabled. If counting up, the count continues until the counter reaches reg\_timer\_data. If counting down, the count continues until the counter reaches zero.

In continuous mode, the counter resets to zero if counting up, and resets to the value in reg\_timer\_data if counting down, and the count continues immediately. If the interrupt is enabled, the counter will generate an interrupt on every cycle.

In one-shot mode, the counter triggers an interrupt (IRQ channel 13; see next page) when it reaches the value of reg\_timer\_data (up count) or zero (down count), and stops.

Note: When the counter/timer is disabled, the reg\_timer\_value remains unchanged, which puts the timer in a hold state. When re-enabled, counting resumes. To reset the timer, write zero to the reg\_timer\_value register.

# Interrupts (IRQ)

The interrupt vector is set to memory addres 0 (bottom of SRAM). The program counter switches to this location when an interrupt is received. To enable interrupts, it is necessary to copy an interrupt handler to memory location 0. The PicoRV32 defines 32 IRQ channels, of which the Ravenna chip uses only a handful, as described in the table below. All IRQ channels not in the list below always have value zero.

Table 50 CPU IRQ channel definitions

| IRQ channel | description                                               |
|-------------|-----------------------------------------------------------|
| 4           | UART data available                                       |
| 5           | IRQ external pin (pin 26)                                 |
| 6           | Housekeeping SPI IRQ                                      |
| 7           | Assignable interrupt (see Table 11)                       |
| 8           | Assignable interrupt (see Table 12)                       |
| 9           | Comparator output, when enabled (see Table)               |
| 10          | Over-temperature output, when enabled (see Table)         |
| 11          | I <sup>2</sup> C data available, when enabled (see Table) |
| 12          | SPI master data available, when enabled (see Table)       |
| 13          | Timer expired, when enabled (see Table)                   |

The Ravenna PicoRV32 does not enable IRQ QREGS (see PicoRV32 description).

The handling of interrupts is beyond the scope of this document (see RISC-V instruction set description). All interrupts are masked and must be enabled in software.

#### **SRAM**

The Ravenna chip has an on-board memory of 1024 words of width 32 bits. The memory is located at address 0 (zero). The SPI flash is configured to overlay the SRAM memory. Therefore the first 1024 words of SRAM are not accessible from the CPU (unless accessed by direct bit-banging of the SPI flash signals from a program copied to, and executed from, SRAM). The SPI flash can be considered an extension of memory above 1k-word. However, SPI flash access severely reduces the processor throughput, as the SPI flash access for read and write takes numerous clock cycles (depending on the SPI flash access mode), and occurs between program counter updates, causing all program reads from the SPI flash to execute a full sequence of command, address, and data transfer.

#### **NVRAM**

The Ravenna NVRAM section is a non-volatile memory block that is 136 words by 32 bits and located between addresses 0x02800000 and 0x02800087. The memory consists of two pages. The first page is 128 bits (0x02800000 to 0x0280007f) and is considered user-accessible memory for nonvolatile storage. The remaining area (8 words from 0x02800080 to 0x02800087) is calibration memory and should not be used for other purposes.

0x02800000

The NVRAM block consists of a volatile memory overlaid on nonvolatile memory. The NVRAM memory can be read and written to like normal SRAM. The control bits are used to store the contents to non-volatile memory, or to restore from non-volatile memory.

Table 51 reg nvramctrl

|    | 0x0                                   | 030  | 000 | 0.5 | b  |    |    | 0  | x0 | 30 | 00 | 0.5 | ā  |    |    | 0     | x0 | 30 | 00 | 05 | 9 |   |   | 0 | <b>x</b> 0 | 30 | 00 | 05 | 8 |   | address |
|----|---------------------------------------|------|-----|-----|----|----|----|----|----|----|----|-----|----|----|----|-------|----|----|----|----|---|---|---|---|------------|----|----|----|---|---|---------|
|    | (undefined, reads zero) NVRAM control |      |     |     |    |    |    |    |    |    |    |     |    |    | I  | value |    |    |    |    |   |   |   |   |            |    |    |    |   |   |         |
| 31 | 30 29                                 | 9 28 | 27  | 26  | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18  | 17 | 16 | 15 | 14    | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5          | 4  | 3  | 2  | 1 | 0 | bit     |

Bit 4 is NVRAM ready. This bit is zero during a non-volatile access. No other memory access to the NVRAM space may be made while this bit is 1. Operations are automatically blocking with wait states.

Bit 3 is NVRAM store. Set high to initiate a non-volatile memory store. Zero manually.

Bit 2 is NVRAM recall. Set high to initiate non-volatile memory recall. Zero manually.

Bit 1 is NVRAM mem select. Set to 0 for store/recall on bank 1, and 1 for store/recall on bank 2.

Bit 0 is NVRAM mem all. Set to 1 for store/recall to both banks. Normally this is left at zero.

Table 52 reg\_nvram\_clkdiv

|   | 0x0300005f                            | 0x0300005e              | 0x0300005d            | 0x0300005c      | address |  |  |  |  |  |  |  |  |
|---|---------------------------------------|-------------------------|-----------------------|-----------------|---------|--|--|--|--|--|--|--|--|
|   | (undefined, reads zero) clock divider |                         |                       |                 |         |  |  |  |  |  |  |  |  |
| 3 | 1 30 29 28 27 26 25 24                | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | bit     |  |  |  |  |  |  |  |  |

Bits 4 to 0 define the clock divider for the NVRAM clock. The core clock is divided by this value + 1 to obtain the NVRAM clock. The NVRAM clock must be exactly 4MHz. The clock can be routed to GPIO 10 to monitor the exact value.

#### **NVRAM Calibration**

Calibration requires accessing the NVRAM configuration through the housekeeping SPI and setting the 4-bit value **tm\_nvcp** to the test number below, and performing the specified test. Analog values to be measured appear on the NVREF pin (pin 10 on the 48-pin QFN package). The measurement of the 4MHz clock can be made from GPIO10 if the value of reg\_pll\_dest is set to 3 (see Table 8). The NVRAM clock must be checked for 4MHz frequency before running the calibration. Because the NVRAM is driven with an internal clock, clock calibration is not needed other than confirming the value of 4MHz (250ns period).

TRIM is at memory address 0x0280021c (last word in NVRAM, or last 4 bytes). Only values in the low byte are potentially adjusted by the calibration procedure. All other bits in this word must remain zero.

| tm_nvcp |                                                                                                         |
|---------|---------------------------------------------------------------------------------------------------------|
| 0100    | Measure V <sub>RECALL</sub> at NVREF Confirm between 0.49 and 0.66V.                                    |
| 1010    | Measure V <sub>BG0</sub> at NVREF Confirm between 1.10 and 1.20V.                                       |
| 1011    | Measure $V_{BG}$ at NVREF Calculate $V_{OFF} = V_{BG} - V_{BG0}$ (Confirm –0.05 to 0.05 V)              |
| 0010    | Perform complete store cycle (store) and read NVREF at the following times:                             |
| 0010    | Measure V <sub>UM1P_MEAS</sub> at NVREF after 100 to 300 μs after store cycle high pulse.               |
| 0010    | Measure V <sub>UM1N_MEAS</sub> at NVREF after 1 to 6 ms after store cycle high pulse.                   |
|         | Calculate $V_{UM1P} = V_{UM1P\_MEAS} - V_{OFF}$ Calculate $V_{UM1N} = V_{UM1N\_MEAS} - V_{OFF}$         |
| 0011    | Perform complete store cycle (store) and read NVREF at the following times:                             |
| 0011    | Measure V <sub>UM2P_MEAS</sub> at NVREF after 100 to 300 μs after store cycle high pulse.               |
| 0011    | Measure V <sub>UM2N_MEAS</sub> at NVREF after 1 to 6 ms after store cycle high pulse.                   |
|         | Calculate $V_{UM2P} = V_{UM2P\_MEAS} - V_{OFF}$ Calculate $V_{UM2N} = V_{UM2N\_MEAS} - V_{OFF}$         |
|         | Read and remember values for TRIM[5:0] (automatically set by the tests above).                          |
| 0000    | Write positive trim bits from TRIM[2:0] into negative trim bits TRIM[5:3] (if different)                |
| 0110    | Measure $V_{UM1\_MEAS}$ at NVREF. Calculate $V_{UM1} = V_{UM1\_MEAS} - V_{OFF}$                         |
| 0111    | Measure $V_{UM2\_MEAS}$ at NVREF. Calculate $V_{UM1} = V_{UM2\_MEAS} - V_{OFF}$                         |
| 0000    | Write back original negative trim bits into TRIM[5:3] (if different)                                    |
|         | Calculate $N_{RP1} = V_{UM1} / (V_{BG0} - V_{UM1})$ Calculate $N_{RP2} = V_{UM2} / (V_{BG0} - V_{UM2})$ |
|         | Calculate $V_{SE1P} = V_{UM1P} \cdot (N_{RP1} + 1)$ Calculate $V_{SE2P} = V_{UM2P} \cdot (N_{RP2} + 1)$ |
|         | Calculate $V_{SE1N} = -(28 \cdot V_{UM1N})$ Calculate $V_{SE2N} = -(28 \cdot V_{UM2N})$                 |
|         | Confirm $V_{SE1P}$ and $V_{SE2P}$ are between 10.94 and 11.54V.                                         |
|         | Confirm V <sub>SE1N</sub> and V <sub>SE2N</sub> are between –10.61 and –10.01 V.                        |
|         | If all values are validated, then store TRIM into non-volatile memory (store + mem_sel).                |

Best practice is not to touch NVRAM page 2 (0x02800200 to 0x0280021f) after calibration, and to never set bits mem\_sel or mem\_all for NVRAM store. However, if careful not to alter the TRIM bits, then all values in page 2 other than the two TRIM bytes may be used for storage. All NVRAM memory can be used for volatile storage regardless of the non-volatile state.

#### Tx Rx CSBCLK SDO SDI CSBCLK IO0 IO1 IO2 IO3 SDA SCL VDD3V3 SRAM charge NVRAM VSS regulato 4k x 32 136 x 32 VDD1V8 GPIO15 POR 🗖 GPIO14 QSPI flash master UART $I^2C$ SPI master GPIO13 GPIO12 16 , PU GPIO11 GPIO10 reset over-16 PD ertemi nperatu alarm GPIO9 **GPIO** GPIO8 bankcounter/timer ravenna\_soc GPIO7 (16 pins) GPIO6 SCK GPIO5 prod\_id GPIO4 GPIO3 SDI clk SDO 🔲 standalone SPI GPIO2 GPIO1 pll\_bypass CSB GPIO0 nable trim 8x clock XI multiplier PLL xtal osc RC XO DAC

opamp.

analog test

bandgap VDD1V8

comp inp

# Ravenna PicoRV32 simplified block diagram

### **Programming**

XCLK

The RISC-V architecture has a **gcc** compiler. The best reference for getting the correct cross-compiler version is the PicoRV32 source at

adc0 adc adc in high low bandgap I/O VDD VSS

http://github.com/cliffordwolf/picorv32.

Specifically, see the top-level README.md file section "Building a pure RV32I Toolchain."

VDD1V8 DAC

IRQ

For programming examples specifically for the Ravenna chip (assuming a correct installation of a RISC-V gcc toolchain as described above), see

http://github.com/efabless/ravenna-picorv32

The directory **verilog**/ contains example source code to program the Ravenna chip along with the header file **ravenna\_defs.h** that defines the memory-mapped locations as described throughout this text.

The verilog/ directory contains a Makefile that compiles hex files and runs simulations of a number of test programs that exercise various features of the chip.

Additional documentation exists on the same site for an example demonstration circuit board and driver software.

#### Additional references

See http://riscv.org/ http://riscv.org/software-status/

# Memory Mapped I/O summary by address

|                                | O Summary by address                                                                                      |                                                                                |
|--------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Address (bytes)                | Function                                                                                                  |                                                                                |
| 0x00 00 00 00                  | Flash SPI / overlaid SRAM (4k words) start of memo                                                        | ory block                                                                      |
| 0x00 00 3f ff                  | End of SRAM                                                                                               | Program to run starts have an reset                                            |
| 0x00 10 00 00<br>0x00 ff ff ff | Flash SPI start of program block Maximum SPI flash addressable space (16MB) with                          | Program to run starts here on reset.  OSPL3-byte addressing                    |
| 0x01 ff ff ff                  | Maximum SPI flash addressable space (32MB)                                                                | QOI 10-byte addressing                                                         |
| 0x02 00 00 00                  | SPI master config                                                                                         |                                                                                |
|                                | bit 31 MEMIO enable (reset = 1) 0 = bit-bang n                                                            | node                                                                           |
|                                | bit 22 DDR enable                                                                                         |                                                                                |
|                                | bit 21 QSPI enable bit names do not corr                                                                  | espond exactly to function; see Table 15                                       |
|                                | bits 19-16 Read latency cycles                                                                            | ,                                                                              |
|                                | bits 11-8 I/O output enable bits (bit bang mode bit 5 Chip select line (bit bang mode)                    | )                                                                              |
|                                | bit 4 Serial clock line (bit bang mode)                                                                   |                                                                                |
|                                | bits 3-0 Data bits (bit bang mode)                                                                        |                                                                                |
| 0x02 80 00 00<br>0x02 80 02 00 | Start of NVRAM page 1<br>Start of NVRAM page 2                                                            |                                                                                |
| 0x02 80 02 00<br>0x02 80 02 1c | Start of NVRAM configuration word (do not overwrite                                                       | e after calibration!)                                                          |
| 0x02 80 02 1f                  | End of NVRAM memory                                                                                       | ,                                                                              |
| 0x03 00 00 00                  | GPIO input/output (lower 16 bits)                                                                         | 16 bits of general-purpose digital                                             |
| 0x03 00 00 04                  | GPIO output enable (inverted) (0 = output, 2 = input)                                                     |                                                                                |
| 0x03 00 00 08                  | GPIO pullup enable (0 = pullup, 1 = none)                                                                 |                                                                                |
| 0x03 00 00 0c                  | GPIO pulldown enable (0 = pulldown, 2 = none)                                                             |                                                                                |
| 0x03 00 00 10                  | ADC0 enable (low bit 1 = enabled, 0 = disabled)                                                           |                                                                                |
| 0x03 00 00 14                  | ADC0 data (10 bits) read-only                                                                             |                                                                                |
| 0x03 00 00 18<br>0x03 00 00 1c | ADC0 done (low bit 1 = done, 0 = busy) read-only<br>ADC0 start conversion (low bit 1 = convert, 0 = reset | A)                                                                             |
| 0x03 00 00 10<br>0x03 00 00 20 | ADC0 start conversion (low bit 1 = convert, 0 = reset                                                     |                                                                                |
|                                | 0 = RC osc                                                                                                | ADC can be manually clocked via the SPI SCK or XCLK pins, or                   |
|                                | 1 = SPI SCK                                                                                               | automatically clocked at the rate of                                           |
|                                | 2 = Xtal clock ÷ 8                                                                                        | the crystal or the RC oscillator.                                              |
|                                | 3 = XCLK pin                                                                                              |                                                                                |
| 0x03 00 00 24                  | ADC0 input source (low 2 bits)                                                                            | ADC normally reads the value of an external pin, but for testing can be set    |
|                                | 0 = external pin                                                                                          | to read the internal values of the core                                        |
|                                | 1 = VDD1V8<br>2 = DAC                                                                                     | power supply, DAC, or the comparator P input pin.                              |
|                                | 3 = comparator P input                                                                                    | i input pin.                                                                   |
| 0x03 00 00 30                  | ADC1 enable (low bit 1 = enabled, 0 = disabled)                                                           |                                                                                |
| 0x03 00 00 34                  | ADC1 data (10 bits) read-only                                                                             |                                                                                |
| 0x03 00 00 34                  | ADC1 data (10 bits) read-only  ADC1 done (low bit 1 = done, 0 = busy) read-only                           |                                                                                |
| 0x03 00 00 3c                  | ADC1 start conversion (low bit 1 = convert, 0 = reset                                                     | t)                                                                             |
| 0x03 00 00 40                  | ADC1 clock source (low 2 bits)                                                                            |                                                                                |
|                                | 0 = RC osc                                                                                                |                                                                                |
|                                | 1 = SPI SCK<br>2 = Xtal clock ÷ 8                                                                         |                                                                                |
|                                | 3 = XCLK pin                                                                                              |                                                                                |
| 0x03 00 00 44                  | ADC1 input source (low 2 bits)                                                                            | ADC can be calibrated by setting input to                                      |
|                                | 0 = external pin                                                                                          | the 3.3V power supply and ground, and can be used to read the bandgap voltage. |
|                                | 1 = bandgap                                                                                               | can be used to read the bandyap voltage.                                       |
|                                | 2 = VDD3V3                                                                                                |                                                                                |
|                                | 3 = VSS                                                                                                   |                                                                                |
|                                |                                                                                                           |                                                                                |

| Efabless Rav                   | enna PicoRV32 SoC                                                                                                                                                                                                         | page 33                                                                                                                                                                                  |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory Mapped I                | /O summary by address (continued)                                                                                                                                                                                         |                                                                                                                                                                                          |
| Address (bytes)                | Function                                                                                                                                                                                                                  |                                                                                                                                                                                          |
| 0x03 00 00 50                  | DAC enable (low bit 1 = enabled, 0 = disabled)                                                                                                                                                                            |                                                                                                                                                                                          |
| 0x03 00 00 54                  | DAC value (10 bits)                                                                                                                                                                                                       |                                                                                                                                                                                          |
| 0x03 00 00 58                  | NVRAM control (lower 5 bits)  bit 0 = mem_all (access all banks si  bit 1 = mem_sel (0 = access bank 1  bit 2 = HR (recall non-volatile values  bit 3 = HS (store values in selected  bit 4 = ready (0 = NVRAM store/reca | ; 1 = access bank 2<br>s in selected bank(s))                                                                                                                                            |
| 0x03 00 00 5c                  | NVRAM clock divider  NVRAM clock = master clock / (NVF  Default value = 24 (0x18) = 4MHz a                                                                                                                                |                                                                                                                                                                                          |
| 0x03 00 00 60                  | Comparator enable (low bit 1 = enabled, 0 = disa                                                                                                                                                                          | abled)                                                                                                                                                                                   |
| 0x03 00 00 64                  | Comparator N input source (low 2 bits)                                                                                                                                                                                    |                                                                                                                                                                                          |
|                                | 0 = external pin<br>1 = DAC<br>2 = bandgap<br>3 = VDD1V8                                                                                                                                                                  | Comparator can have one input set to a known internal value, either the DAC output, the bandgap voltage, or the core supply voltage.                                                     |
| 0x03 00 00 68                  | Comparator P input source (low 2 bits)                                                                                                                                                                                    |                                                                                                                                                                                          |
|                                | 0 = external pin<br>1 = DAC<br>2 = bandgap<br>3 = VDD1V8                                                                                                                                                                  |                                                                                                                                                                                          |
| 0x03 00 00 6c                  | Comparator output destination (low 2 bits)  0 = none 1 = GPIO(0) 2 = GPIO(1) 3 = IRQ(9)                                                                                                                                   | Comparator output can be seen directly on GPIO 0 or 1, or used to trigger CPU interrupt IRQ 9. GPIOs 0 and 1 cannot be used for general-purpose I/O when selected for comparator output. |
| 0x03 00 00 70                  | RC oscillator enable (low bit, 1 = enabled, 0 = dis                                                                                                                                                                       | sabled)                                                                                                                                                                                  |
| 0x03 00 00 74                  | RC oscillator output destination (low 2 bits)  0 = none 1 = GPIO(2) 2 = GPIO(3) 3 = GPIO(4)                                                                                                                               | RC oscillator output can be passed directly to GPIO 2, 3, or 4. These cannot be used as general-purpose I/O when selected for RC oscillator output.                                      |
| 0x03 00 00 78<br>0x03 00 00 7c | UART clock divider select (system clock freq. / ba<br>UART data (returns 0xffffffff if receiver buffer is e                                                                                                               |                                                                                                                                                                                          |
| 0x03 00 00 80                  | SPI configuration byte (low 8 bits) (read-only)  Value currently fixed at zero                                                                                                                                            | Most bits of the SPI register map are mirrored to memory locations and can be read by the CPU. These bits are read-only                                                                  |
| 0x03 00 00 84                  | SPI master enables (low 2 bits) (read-only)  bit 0 = 1.8V regulator enable  bit 1 = Crystal oscillator enable                                                                                                             | and cannot be modified.                                                                                                                                                                  |
| 0x03 00 00 88                  | SPI PLL config (low 7 bits) (read-only)  bit 0 = PLL current bias enable bit 1 = PLL VCO enable bit 2 = PLL CP enable bits 3-6 = PLL frequency trim                                                                       |                                                                                                                                                                                          |

| Memory Mapped I/O summar | y by address ( | (continued) |
|--------------------------|----------------|-------------|
|--------------------------|----------------|-------------|

|                                                                  | L Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Address (bytes)                                                  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 8c<br>0x03 00 00 90<br>0x03 00 00 94<br>0x03 00 00 98 | SPI manufacturer ID (low 12 bits) ( = 0x0456) (read-only) SPI product ID (low 8 bits) ( = 0x03) (read-only) SPI mask revision (low 4 bits) ( = 0x00) (read-only) SPI PLL bypass mode (low bit) (read-only)                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 a0                                                    | Crystal output destination (low 2 bits)  0 = none  1 = GPIO(5)  2 = GPIO(6)  3 = GPIO(7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The crystal oscillator clock (before the PLL) can be coupled to any of GPIO pins 5, 6, or 7. These GPIOs cannot be used as general-purpose I/O when selected for crystal oscillator clock output.                                                                                                                                                                                    |  |  |  |  |
| 0x03 00 00 a4                                                    | PLL clock output destination (low 2 bits)  0 = none  1 = GPIO(8)  2 = GPIO(9)  3 = GPIO(10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | The PLL clock (crystal oscillator clock multiplied up by 8 times) can be viewed on any of GPIO 8, 9, or 10. These GPIOs cannot be used as general-purpose I/O when selected for PLL clock output. It is unlikely that a full-speed (100MHz) clock will be able to toggle the GPIO at full swing, but a slower clock (5 MHz crystal / 40 MHz core clock) should have a proper output. |  |  |  |  |
| 0x03 00 00 a8                                                    | Trap output destination (low 2 bits)  0 = none  1 = GPIO(11)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                                  | 2 = GPIO(11)<br>2 = GPIO(12)<br>3 = GPIO(13)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | The CPU fault state (trap) can be viewed at GPIO 11, 12, or 13, as a way to monitor the CPU trap externally.                                                                                                                                                                                                                                                                         |  |  |  |  |
| 0x03 00 00 b0                                                    | IRQ 7 input source (low 2 bits)  0 = none  1 = GPIO(0)  2 = GPIO(1)  3 = GPIO(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | The GPIO inputs can be used as IRQ event sources and passed to the CPU through IRQ channels 7 and 8. When used as IRQ sources, the corresponding GPIO channel must be first configured as an input.                                                                                                                                                                                  |  |  |  |  |
| 0x03 00 00 b4                                                    | IRQ 8 input source (low 2 bits)  0 = none  1 = GPIO(3)  2 = GPIO(4)  3 = GPIO(5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 b8                                                    | SPI master configuration register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                                  | bits 0–7 = prescaler (core clock / (prescaler + 1) = SPI clock rate / 2) (default 2) bit 8 = mlb (0 = msb first, 1 = lsb first) (default 0) bit 9 = invcsb (0 = csb active low, 1 = csb active high) (default 0) bit 10 = invsck (0 = normal sck, 1 = inverted sck) (default 0) bit 11 = mode (0 = read/write on opposite sck edge, 1 = same edge) (default 0) bit 12 = stream (0 = raise csb after each byte, 1 = keep csb low until stream bit cleared) bit 13 = enable (0 = SPI master disabled, 1 = SPI master enabled) bit 14 = irq enable (0 = disabled, 1 = SPI read valid triggers interrupt channel 12) |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 bc                                                    | SPI master data register (low 8 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                                  | Write data to send to low byte or read received data from low byte.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 c0                                                    | Analog output select (low bit)  0 = DAC  1 = bandgap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | A single op-amp configured as an analog buffer can be selected to mirror the analog DAC output or the bandgap output.                                                                                                                                                                                                                                                                |  |  |  |  |
| 0x03 00 00 c4                                                    | Analog output bias enable (low bit, 1 = enabled, 0 = disabled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 c8                                                    | Analog output enable (low bit, $1 = \text{enabled}$ , $0 = \text{disabled}$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 0x03 00 00 d0                                                    | Bandgap enable (low bit, 1 = enabled, 0 = disabled)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

# Memory Mapped I/O summary by address (continued)

| Address (bytes) | Function                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 0x03 00 00 d4   | I <sup>2</sup> C configuration register (lower 24 bits) bits 0–15 = prescaler (core clock / (prescaler + 1) = SCL period / 2) (default 0xffff) bit 30 = interrupt enable (0 = disabled, 1 = I <sup>2</sup> C read valid triggers IRQ channel 11) bit 31 = I <sup>2</sup> C enable (0 = disabled, 1 = enabled) (default 0) |  |  |  |  |
| 0x03 00 00 d8   | I <sup>2</sup> C command and status register (lower 8 bits)                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | command register (write only)                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                 | bit 0 = interrupt acknowledge bit 3 = acknowledge bit 4 = write bit 5 = read bit 6 = stop bit 7 = start                                                                                                                                                                                                                   |  |  |  |  |
|                 | status register (read only)                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | bit 0 = interrupt flag bit 1 = transfer in progress bit 5 = arbitration lost bit 6 = I <sup>2</sup> C busy bit 7 = receive acknowledged                                                                                                                                                                                   |  |  |  |  |
| 0x03 00 00 dc   | I <sup>2</sup> C data register (lower 8 bits)                                                                                                                                                                                                                                                                             |  |  |  |  |
|                 | Write data to send to low byte or read received data from low byte.                                                                                                                                                                                                                                                       |  |  |  |  |
| 0x03 00 00 e0   | Over-temperature alarm enable (low bit, 1 = enabled, 0 = disabled)                                                                                                                                                                                                                                                        |  |  |  |  |
| 0x03 00 00 e4   | Over-temperature value (low bit, read-only) (1 = over-temperature alarm, 0 = no alarm)                                                                                                                                                                                                                                    |  |  |  |  |
| 0x03 00 00 e8   | Over-temperature destination (low 2 bits)  0 = none 1 = GPIO(14) 2 = GPIO(15) 3 = IRQ(10)  The over-temperature sensor triggers at 133 degrees C. It can be viewed at GPIO 14 or 15, or used as an IRQ source to the CPU.                                                                                                 |  |  |  |  |
| 0x03 00 00 f4   | Counter/Timer configuration register (lower 4 bits)                                                                                                                                                                                                                                                                       |  |  |  |  |
|                 | bit 0 = enable (0 = hold, 1 = count) bit 1 = oneshot (0 = continuous count, 1 = one-shot count) bit 2 = updown (0 = count down, 1 = count up) bit 3 = irq enable (0 = disabled, 1 = trigger IRQ channel 13 on timeout)                                                                                                    |  |  |  |  |
| 0x03 00 00 f8   | Counter/Timer current value Set or read the 32-bit current value.                                                                                                                                                                                                                                                         |  |  |  |  |
| 0x03 00 00 fc   | Counter/Timer reset value Set or read the 32-bit reset (down-count) or compare (up-count) value.                                                                                                                                                                                                                          |  |  |  |  |
|                 |                                                                                                                                                                                                                                                                                                                           |  |  |  |  |

|                                       | minimum     | typical | maximum | units |
|---------------------------------------|-------------|---------|---------|-------|
| Supply voltage (VDD3V3):              | 3.0         | 3.3     | 3.6     | V     |
| Core digital supply voltage (VDD1V8): | 1.62        | 1.8     | 1.98    | V     |
| Junction temperature:                 | -40         | 25      | 175     | °C    |
| $V_{OH}$                              | 0.8 ·VDD3V3 |         |         | V     |
| $V_{OL}$                              |             |         | 0.4     | V     |
| Power                                 |             | 94.4    |         | mW    |
| ADC Clock rate:                       |             |         | 2       | MHz   |
| Temperature alarm                     |             | 133     |         | °C    |
|                                       |             |         |         |       |

**Errata** page 37

Known errors in the efabless Ravenna version 1:

There are no known errors in Ravenna version 1 at this time.

#### Documentation errata:

Revision 1: February 1, 2020: The pin names for SDI and SCK (housekeeping SPI) were swapped in all diagrams and tables. This has been corrected.