

NOTE: The canonical DAC generates an output between V<sub>L</sub> and V<sub>H</sub>. For a SAR ADC, this output is compared to the input.

This variation first resets the cap top plates to  $V_{in}$  instead of  $V_{L}$  while the cap bottom plates are held at  $V_{CM}$ .

The digital value then changes the output value so that the output = V<sub>CM</sub> when the traditional DAC output would be equal to V<sub>in</sub>.

This allows the ADC comparator to be fine-tuned around an input of V<sub>CM</sub> and it does not need rail-to-rail operation.

 $V_{ref}$  can be tuned (relative to  $V_{CM}$ ) for calibration.

The DAC capacitor top plates act as the sampling capacitor for the input.

This operates like the original CDAC if V<sub>in</sub> = V<sub>CM</sub> = V<sub>L</sub>. Otherwise, normal operation is with V<sub>CM</sub> = 1/2 V<sub>DD</sub> and may not differ from 1/2 (V<sub>H</sub> + V<sub>L</sub>) by more than 1/2 V.

$$\label{eq:VCM} \mbox{Voltage on cap bottom} = \left( \begin{array}{cc} \mbox{V}_{CM} & \mbox{if RST} = 1 \\ \mbox{V}_{L} & \mbox{if RST} = 0, \, Dx = 0 \\ \mbox{V}_{H} & \mbox{if RST} = 0, \, Dx = 1 \end{array} \right)$$



RST must be asserted high when HOLD is applied

HOLD remains high for the duration of conversion

The first bit should be raised any time while RST is high

The comparator is sampled after each bit is applied. If the comparator result is high, then the bit is left high. If the comparator result is low, then the bit is set low. After all bits have been tested, the value D[11:0] is the result.