

# Data Sheet V2.1

128K Embedded Flash Hi-Performance 16-bit Speech Processor

| 1. General Description                | 2  |
|---------------------------------------|----|
| 2. Features                           | 3  |
| 3. Application Field                  | 4  |
| 4. Block Diagram                      | 4  |
| 4.1 Pin Assignments /Description      | 5  |
| 5. Function Descriptions              | 6  |
| 5.1 TxP16S                            | 6  |
| 5.2 TxP16S Registers                  | 6  |
| 5.2.1 Special Registers               | 7  |
| 5.2.2 Common I/O Registers            | 8  |
| 5.2.3 Basic System Registers          | 9  |
| 5.3 PC Stack                          | 13 |
| 5.4 Interrupt                         | 13 |
| 5.4.1 Interrupt Vector Table          | 13 |
| 5.4.2 Interrupt Controller            | 13 |
| 6. Memory Configuration               | 16 |
| 6.1 Internal Program/Parameter Memory | 16 |
| 6.2 Internal Data Working SRAM        | 16 |
| 6.3 Data Stack                        | 17 |
| 7. Peripherals                        | 18 |
| 7.1 Programmable Timers               | 18 |
| 7.1.1 Audio PWM Timer                 | 18 |
| 7.1.2 Timer1 & Timer2                 | 18 |
| 7.1.3 RTC(Real Time Clock) Timer      | 19 |
| 7.2 General Purpose I/O Ports         | 20 |
| 7.3 Extension Device                  | 22 |
| 7.3.1 SPI Master Controller           | 22 |
| 7.3.2 PortA3 for IR 38KHz Modulation  | 24 |
| 7.3.3 Touch Controller                | 25 |
| 7.4 Audio Output                      | 27 |
| 7.4.1 Mono 16-bit PWM Output          | 27 |
| 7.4.2 Mono 14-bit DAC Output          | 27 |
| 7.5 Auto-FIFO                         | 27 |
| 8. Flash Control                      | 28 |
| 8.1 Flash Structure                   | 28 |
| 8.2 Flash Sector Erase                | 28 |
| 8.3 Flash Word Programming            | 28 |
| 8.4 Flash Word Read                   | 29 |



## 16-bit Multimedia Processor

| 9. Others                                                          | 30 |
|--------------------------------------------------------------------|----|
| 9.1 Dynamic System Clock                                           | 30 |
| 9.2 Low Voltage Detector                                           | 30 |
| 9.3 2 channel comparators and a two stage OPA with class AB output | 31 |
| 9.4 Microphone with AGC(Auto Gain Control)                         | 33 |
| 9.5 Buzzer and speaker wake up                                     | 35 |
| 10. System Control                                                 | 36 |
| 10.1 Halt Mode & Wake up                                           | 36 |
| 10.2 Watch Dog Timer Reset (WDT)                                   | 36 |
| 10.3 Low Voltage Reset                                             | 36 |
| 10.4 Reset System                                                  | 36 |
| 10.5 Clock System Architecture                                     | 37 |
| 11. Electrical Characteristics                                     | 38 |
| 11.1 Absolute Maximum Rating                                       | 38 |
| 11.2 DC/AC Characteristics                                         | 38 |
| 12. Application Circuit                                            | 39 |
| 13. Appendix:                                                      | 40 |
| 14. Power Line PCB Layout Guide                                    | 42 |
| 15. Package: SOP8 / SOP16 / SSOP24 / SSOP28                        | 44 |
| 16. SPI Operation Sequence:                                        | 45 |
| 17. Revision history                                               | 47 |

1





## 1. General Description

The **TxP16S**<sup>TM</sup> is a high performance 16-bit MCU, running up to 32MHz and provided with 128K FLASH and total 4K SRAM for high performance process of audio algorithm. It is the new generation computational kernel for **TRITAN** Flash Speech series. It has initially aimed at the areas of speech application to demonstrate its profession. TxP16S furnish with a fast unit, which allows calculation instructions to be issued with access memory simultaneously during one cycle. The TRSF16128A is equipped with TxP16S and integrating input/output ports, Audio PWM/DAC, Timer and Low Voltage Reset...etc on a chip.

Furthermore, TRSF16128A extend its external device connection capability such as Serial ROM/Flash. The internal memory capacity includes 128Kx16 program/data FLASH plus 4Kx16 working SRAM.



#### 16-bit Multimedia Processor

#### 2. Features

- High-performance RISC TxP16S CPU
  - wide working frequency and voltage 4Mhz ~32Mhz@2.2Volt ~ 5.5Volt
  - · Operation frequency is programmable by Software
  - · Built-in 4096x16 SRAM
  - · Embedded PC Stack Level 16
- Embedded Flash 128Kx16
  - · Typical 1,000 erase/program cycles
  - · Greater than 10 years Data Retention
- ♦ Software-based audio processing technical
  - · Subband , ADPCM , Melody
- Support 22+2(ICE PAD can be as I/O) general purpose I/O port.
- Mono 16bit PWM or 14bit DAC
- 6 IRQ include 2 external interrupt
- ◆ SPI Master interface
- ♦ Three timers: Timer1, Timer2, RTC timer
- Support Spread Spectrum clocking to reduce EMI.
- Watch dog timer (WDT)
- Low voltage reset (LVR)
- ◆ PB0, PB1, PB2, PB3 support two edge modes for wake-up function are rising and falling edge trigger.
- 2 channel comparators and a two stage OPA with class AB output
- Microphone with AGC(Auto Gain Control)
- ▲ IR
- Low voltage detector
- Buzzer and speaker wake up
- ◆ VCC Decoupling Cap 33uF should be close to IC within 0.5cm.
- Power Path of VCC and VSS must pass through Decoupling Cap 33uF into IC.
- Power Path of VPD and VCC must pass through Resistor 33 $\Omega$  into IC.

## 3. Application Field

- MCU Application
- · Electronic Dictionary
- · Handheld Games
- · Electronic Learning Aid (ELA)
- · Electronics storybook

## 4. Block Diagram







## 4.1 Pin Assignments / Description

| Pin Name                    | I/O | State<br>after<br>RESET | FUNCTIONS                                                                                                                                                                                                        |  |  |  |  |  |  |
|-----------------------------|-----|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|                             |     |                         | Chip Power                                                                                                                                                                                                       |  |  |  |  |  |  |
| VCC I High Chip Power Input |     |                         |                                                                                                                                                                                                                  |  |  |  |  |  |  |
| VSS                         | ı   | Low                     | Digital Ground                                                                                                                                                                                                   |  |  |  |  |  |  |
| VPD                         | ı   | High                    | PWM IO PAD Power Input                                                                                                                                                                                           |  |  |  |  |  |  |
| VPS                         | ı   | Low                     | PWM IO PAD Ground                                                                                                                                                                                                |  |  |  |  |  |  |
|                             |     |                         | General Purpose I/O Port                                                                                                                                                                                         |  |  |  |  |  |  |
| PortA[3:0]                  | I/O | Low                     | PortA is programmable Input/Output port                                                                                                                                                                          |  |  |  |  |  |  |
| PortB[5:0]                  | I/O | Low                     | PortB is programmable Input/Output port                                                                                                                                                                          |  |  |  |  |  |  |
| PortC[11:0]                 | I/O | Low                     | PortC is programmable Input/Output port PortC[2] is programmable Input/Output port when not connected to ICE ICE_VPP: PortC[2] is embedded ICE VPP pin when connected to ICE Probe.                              |  |  |  |  |  |  |
| Portl[1]/<br>ICE_SCLK       | I/O | Low                     | Portl[1] is programmable Input/Output port when not connected to ICE Probe. Internal pull-down R (50K ohm) will be enable at ICE mode. ICE_SCLK: PortI[1] is embedded ICE clock pin when connected to ICE Probe. |  |  |  |  |  |  |
| PortI[0]/<br>ICE_SD         | I/O | Low                     | Portl[0] is programmable Input/Output port when not connected to ICE Probe. Internal pull-down R (50K ohm) will be enable at ICE mode. ICE_SD: Portl[0] is embedded ICE data pin when connected to ICE Probe.    |  |  |  |  |  |  |
|                             |     | ]                       | PWM Audio                                                                                                                                                                                                        |  |  |  |  |  |  |
| PWMP                        | 0   | Low                     |                                                                                                                                                                                                                  |  |  |  |  |  |  |
| PWMN                        | 0   | Low                     | Digital PWM output(+) / Analog DAC output(+) Digital PWM output(-) / Analog DAC output(-)                                                                                                                        |  |  |  |  |  |  |
| F VV IVIIN                  |     | LOW                     | Digital F wivi output(-) / Arialog DAC output(-)                                                                                                                                                                 |  |  |  |  |  |  |

## 5. Function Descriptions

#### 5.1 TxP16S

As shown in the block diagram in Figure 4.1, the TxP16S is a 16-bit data width processing capability and all instructions are operated in one cycle except parameter data ROM(PM) access. The TxP16S not only provides general arithmetic such as addition, subtraction, shifter, normalize, and other logical operations, but it also involves circular buffer operations for complexity digital signal processing.

#### 5.2 TxP16S Registers

The TxP16S contains of register files are illustrated below:



FLTO FLTI

16 16

FLTG FLTA FLTP

8 16 16



Figure 5.1 TxP16S Processor Core Registers



#### 16-bit Multimedia Processor

#### REGISTER FILES DEFINE:

AR: Accumulator Register I0: Index 0 Register I1: Index 1 Register BP: Base Pointer Register P0: Pointer 0 Register P1: Pointer 1 Register

MX: MUL Input X Register MR0: MUL Result Register 0 MR1: MUL Result Register 1

MR2: MUL Result Register 2 AX: General AX Register BX: General BX Register CX: General CX Register DX: General DX Register R0: General R0 Register R1: General R1 Register R2: General R2 Register R3: General R3 Register

CBL: Circular Buffer Length Register

PASR: Parser Register

#### 5.2.1 Special Registers



Figure 5.2 TxP16S Special Registers

#### Accumulator Register

The AR is a general-purpose 16-bit register that stores the result of last arithmetic or logical operation. In addition, any data write to AR will affect the status flag.

#### Stack Pointer

The SP is a 4-bit register that is for addressing Stack position. The SP will automatically increment / decrement cause by instruction "CALL" / "RETS", and more detail revealed as the "PC Stack" section.

#### Program Counter Bank

The program memory map is divided into 8 banks by PCB register (Program Counter Bank). From BANK2 to BANK6 are system reserved. The BANK0/1 and BANK7 are implemented as Flash memory and static RAM, respectively.

#### Program Counter High

The instruction "LJMP" and "LCALL" will refer PCH and PCB registers to compose of 18-bit pointer provides the 4x64K words PM addressing range.

#### Program Counter

The 19-bit PC register provides 8x64K-word addressing capability. It is responsible for MCU fetch now executing instruction.

#### Circular Buffer Length Register

Many algorithms such as convolution, correlation, and digital filter require the circular data buffers. The TxP16S supports circular buffer operating via the I0 vs. CIL and P0 vs. CPL. The modulus logic implements automatic modulus addressing for accessing RM/PM circular buffer data.

#### 5.2.2 Common I/O Registers

The TxP16S involves 32 common I/O registers are shown in Table 5.1. There are defined the peripheral IO control and system register.

| Symbol     | Adr   | Reset | RW   | B15/b7                                   | b14/b6       | b13/b5          | b12/b4                    | B11/b3           | B10/b2           | b9/b1         | b8/b0           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|------------|-------|-------|------|------------------------------------------|--------------|-----------------|---------------------------|------------------|------------------|---------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| STATUS.L   | 00H   | 20    | R/W  | INTEN                                    | -            | -               | AQ                        | AN               | AV               | AC            | ΑZ              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| STATUS.H   | 00H   | 00    | R/W  | PA                                       | FA           | IntVWR          | -                         | -                | -                | -             | SPIM<br>EN      | System Status Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| INTENA.L   | 01H   | 00    | R/W  | -                                        | -            | ENA5            | ENA4                      | ENA3             | ENA2             | ENA1          | ENA0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| INTENA.H   | 01H   | 00    | R/W  | -                                        | -            | -               | -                         | -                | -                | -             | -               | Interrupt Enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| INTREQ.L   | 02H   | 00    | R/W  | -                                        | -            | Reg5            | Reg4                      | Reg3             | Reg2             | Reg1          | Req0            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| INTREQ.H   | 02H   | 00    | R/W  | -                                        | _            | -               | -                         | -                | -                | -             | -               | Interrupt Request                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| IntVect    | 03H   | XX    | R/W  |                                          |              |                 | IntVe                     | ct[5:0]          | l                |               | l               | Interrupt Vector access Window                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| IOC PA     | 04H   | 00    | R/W  |                                          |              |                 | IOC F                     |                  |                  |               |                 | "1"= out, "0" = in of related PA bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| IOC PB     | 05H   | 00    | R/W  |                                          |              |                 | IOC_F                     |                  |                  |               |                 | "1"= out, "0" = in of related PB bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| IOC_PCI.L  | 06H   | 00    | R/W  |                                          |              |                 | IOC_P                     | C[11:0]          |                  |               |                 | "1"= out, "0" = in of related PC bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| IOC_PCI.H  | 06H   | 00    | R/W  | IOC_I                                    | 기[1:0]       |                 |                           |                  |                  |               |                 | 1"= out, "0" = in of related PI bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| PortA      | 07H   | XX    | R/W  | _                                        |              |                 | Port/                     | A[3:0]           | ·                | I             |                 | Read: in port Write: out port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| PortB      | 08H   | XX    | R/W  |                                          |              |                 | PortE                     |                  |                  |               |                 | Read: in port Write: out port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| PortCI.L   | 09H   | XX    | R/W  |                                          |              |                 | PortC                     |                  |                  |               |                 | Read: in port Write: out port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| PortCI.H   | 09H   | XX    | R/W  | Port                                     | [1:0]        |                 |                           | <u> </u>         |                  |               |                 | Read: in port Write: out port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| INTMASK.L  | 0AH   | 00    | R/W  | -                                        | -            | Mask5           | Mask4                     | Mask3            | Mask2            | Mask1         | Mask0           | International Manufacture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| INTMASK.H  | 0AH   | 00    | R/W  | -                                        | -            | -               | -                         | -                | -                | -             | -               | Interrupt Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Reserve    | 0BH   | XX    | W    |                                          |              |                 | •                         | •                |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 0CH   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 0DH   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 0EH   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 0FH   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 10H   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 11H   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 12H   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 13H   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 14H   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Reserve    | 15H   | XX    | XX   |                                          |              |                 |                           |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Audio-PWML | 16H   | XX    | W    |                                          |              |                 | Audio-PW                  | /ML [15:0        | ]                |               |                 | Audio L Channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Audio-PWMR | 17H   | XX    | W    |                                          |              |                 | Audio-PW                  | MR [15:0         | )]               |               |                 | Audio R Channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| MISC5.L    | 18H   | 00    | R/W  | THO                                      | LVDO         | CMP2_<br>TIMER2 |                           | CMP2_I<br>NT_INV | CMP1_I<br>NT_INV |               | CMP1_<br>INT_EN | System Miscellanea register #5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MISC4.L    | 19H   | 00    | R/W  | TOUCH<br>REALT                           | TINT<br>EN   | Т               |                           | SVT              | THEN             | STMG<br>WK EN | PDBST<br>MG     | System Miscellanea register #4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MISC4.H    | 19H   | 00    | R/W  |                                          |              | DAC_OG          |                           | -                | 1                | -             | 1110            | To your and the second |  |  |
| MISC3.L    | 1AH   | 00    | R/W  | D2ENB                                    | LVDEN        | PC7<br>ALG      | PC6<br>_ALG               | PC5<br>_ALG      | PC4<br>_ALG      | PC2<br>ALG    | PA0<br>ALG      | System Miscellanea register #3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MISC3.H    | 1AH   | 00    | R/W  | CMPO2                                    | CMPO1        | SMTO            |                           | _/\LG            | LVD              | _/\LG         | _/\LG           | Gystern Wisconarica register #6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| MISC2.L    | 1BH   | 00    | R/W  | CMP2E<br>N                               | CMP1E<br>N   | OFT.            | _SEL                      | HH_              | _ATT             | HH_           | THR             | System Missellanes register #9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MISC2.H    | 1BH   | 00    | R/W  | ENAVS                                    | BUZEN        | PGAEN           | HHEN                      | RECEN            | OPEN             | RXEN          | AGCEN           | System Miscellanea register #2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MISC1.L    | 1CH   | 00    | R/W  | TCS                                      | DAC<br>EN    | PWM             | DAC_<br>MUTEB             | RC<br>RST        | EXRST            | LVR           | WDT             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| MISC1.H    | 1CH   | 00    | R/W  | CLR_<br>RealT                            | STMG<br>WAKE | HHWK<br>WAKE    | RTC<br>WAKE               | IR_EN            | HHWK<br>EN       | PWM<br>EN     | MODX            | System Miscellanea register #1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| CIrWDT     | 1DH   | XX    | W    | TIGATE   _VVAILE   _VVAILE   _EIV   _EIV |              |                 |                           |                  |                  |               | Clear WDT       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| IOP IX     | 1EH   | XX    | W    |                                          |              |                 | Programming IO Port index |                  |                  |               |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| IOP DAT    | 1FH   | XX    | W    |                                          |              |                 | IOPI)                     |                  |                  |               |                 | Programming IO Port Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| .05/(      | 11.11 | ///   | . ,, | l                                        | IOPD[15:0]   |                 |                           |                  |                  |               |                 | i rogiaming to rott bata                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |

Table 5.1 Common I/O registers



#### 5.2.3 Basic System Registers

#### ♦STATUS register

| Symbol   | Adr | Reset | RW  | b15/b7 | b14/b6 | b13/b5 | b12/b4 | b11/b3 | B10/b2 | b9/b1 | b8/b0      | Description        |
|----------|-----|-------|-----|--------|--------|--------|--------|--------|--------|-------|------------|--------------------|
| STATUS.L | 00H | 20    | R/W | INTEN  | -      | -      | AQ     | AN     | AV     | AC    | AZ         |                    |
| STATUS.H | 00H | 00    | R/W | PA     | FA     | IntVWR | -      | -      | -      | -     | SPIM<br>EN | System Status Flag |

The Status register provides two main functions, the first system flag holds the status information generated by the computational blocks of the TxP16S, which used for program sequencer control. The second indicated that special function of hardware module is enable or not.

For program flow control:

| System Flag                | Definition                         |
|----------------------------|------------------------------------|
| AZ                         | ALU or AR Result Zero              |
| AN                         | ALU or AR Result Negative          |
| AV                         | ALU Overflow                       |
| AC                         | ALU Carry                          |
| AN<br>AV<br>AC<br>PA<br>FA | Parser Queue available(Read only)  |
| FA                         | Filter buffer available(Read only) |

#### System hardware control:

| System Flag | Definition                                       |
|-------------|--------------------------------------------------|
| INTEN       | System global interrupt control bit              |
| IntVWR      | Interrupt Vector Table access window control bit |
| SPIM_EN     | SPI master interface control bit                 |

- ♦ Address 01H, 02H and 0AH: Interrupt control registers, the detail are illustrated in Interrupt section.
- ♦ Address 04H~15H: GPIO registers, the detail are illustrated in GPIO section.
- ♦ Address 16H~17H: Audio-PWM control registers, the detail are illustrated in AUDIO section.

#### ♦ System Miscellanea register #1

| Symbol  | Adr | Reset | RW  | b15/b7        | b14/b6       | b13/b5       | b12/b4        | b11/b3     | B10/b2     | b9/b1     | b8/b0 | Description                     |
|---------|-----|-------|-----|---------------|--------------|--------------|---------------|------------|------------|-----------|-------|---------------------------------|
| MISC1.L | 1CH | 00    | R/W | TCS           | DAC<br>_EN   | PWM<br>_MUTE | DAC_<br>MUTEB | RC<br>_RST | EXRST      | LVR       | WDT   | -System miscellanea register #1 |
| MISC1.H | 1CH | 00    | R/W | CLR_<br>RealT | STMG<br>WAKE | HHWK<br>WAKE | RTC<br>WAKE   | IR_EN      | HHWK<br>EN | PWM<br>EN | MODX  | System miscellanea register #1  |

| Item         | Description                                                                                             |  |  |  |  |  |  |
|--------------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Clr_RealT    | Set high to clear 32-bit RealT timer. (this bit only for TCS=1)                                         |  |  |  |  |  |  |
| STMG_WAKE    | STMG Wake Up Flag (Read Only)                                                                           |  |  |  |  |  |  |
| HHWK_WAKE    | Buzzer/Speaker Wake Up Flag (Read Only)                                                                 |  |  |  |  |  |  |
| RTC_WAKE     | RTC Wake Up Flag (Read Only)                                                                            |  |  |  |  |  |  |
| IR_EN        | IR 38K Enable                                                                                           |  |  |  |  |  |  |
| HHWK_EN      | Buzzer/Speaker Wake Up Enable                                                                           |  |  |  |  |  |  |
| PWM_EN       | Audio PWM enable                                                                                        |  |  |  |  |  |  |
| MODX         | MODX=0 is chosen narrowband sound-effect filter. MODX =1 is chosen wideband sound-effect filter. Actual |  |  |  |  |  |  |
| MODX         | bandwidth is dependent on source signal sample-rate.                                                    |  |  |  |  |  |  |
| TCS (Note2*) | Enable RealT Timer                                                                                      |  |  |  |  |  |  |
| DAC_EN       | Audio DAC enable                                                                                        |  |  |  |  |  |  |
| PWM_MUTE     | Audio PWM mute enable                                                                                   |  |  |  |  |  |  |



## 16-bit Multimedia Processor

| DAC_MUTEB       | Audio DAC mute enable                |
|-----------------|--------------------------------------|
| RC_RST (Note1*) | System Reset from internal RC reset  |
|                 | System Reset from external reset pin |
| LVR             | System Reset from low voltage reset  |
| WDT             | System Reset from watch dog reset    |

Note1: RC\_RST, EXRST, LVR will clear WDT bits, except for WDT is set to 1. All of the reset status bits can be set or cleared in software. Setting one of these bits in software does not cause a device reset.

Note2: If programmer read the "RealT" register, it can get 32-bit timer based on 30.517ns(32.768MHz). An example is shown as follows.

io[RealT] = ar ; write to reset the state machine of 32-bit real timer.

ar = io[RealT] ; read low-word timer[15:0] ar = io[RealT] ; read high-word timer[31:16]

#### ♦ System Miscellanea register #2

| Symbol  | Adr | Reset | RW  | b15/b7     | b14/b6     | b13/b5 | b12/b4 | b11/b3 | B10/b2 | b9/b1 | b8/b0 | Description                    |
|---------|-----|-------|-----|------------|------------|--------|--------|--------|--------|-------|-------|--------------------------------|
| MISC2.L | 1BH | 00    | R/W | CMP2E<br>N | CMP1E<br>N | OFT_   | _SEL   | HH_    | ATT    | HH_   | THR   | System miscellanea register #2 |
| MISC2.H | 1BH | 00    | R/W | ENAVS      | BUZEN      | PGAEN  | HHEN   | RECEN  | OPEN   | RXEN  | AGCEN |                                |

| Item    | Description                                                |
|---------|------------------------------------------------------------|
| ENAVS   | Mic OP grounding to VPS                                    |
| BUZEN   | Default:0 , Buzzler enable, PA0 input otherwise RCHN input |
| PGAEN   | Default:0 , Programmable Gain Amplifier                    |
| HHEN    | Default:0 , PA0 analog wakeup,                             |
| RECEN   | Default:0 , Microphone Enable                              |
| OPEN    | Default:0,                                                 |
| RXEN    | Default:0,                                                 |
| AGCEN   | Auto gain control Enable                                   |
| CMP2EN  | Default:0 , Comparator 2 Enable                            |
| CMP1EN  | Default:0 , Comparator 1 Enable                            |
| OFT_SEL | Default:0 , Microphone Gain 0:50, 1:100, 2:150, 3:200      |
| HH_ATT  | Attach time control                                        |
| HH_THR  | Threshold voltage control                                  |

#### ♦ System Miscellanea register #3

| Symbol  | Adr | Reset | RW  | b15/b7 | b14/b6 | b13/b5      | b12/b4      | b11/b3      | B10/b2      | b9/b1       | b8/b0       | Description                    |
|---------|-----|-------|-----|--------|--------|-------------|-------------|-------------|-------------|-------------|-------------|--------------------------------|
| MISC3.L | 1AH | 00    | R/W | D2ENB  | LVDEN  | PC7<br>_ALG | PC6<br>_ALG | PC5<br>_ALG | PC4<br>_ALG | PC2<br>_ALG | PA0<br>_ALG | System miscellanea register #3 |
| MISC3.H | 1AH | 00    | R/W | CMPO2  | CMPO1  | SMTO        |             |             | LVD         |             |             |                                |

| Item    | Description                                                                                              |
|---------|----------------------------------------------------------------------------------------------------------|
| CMPO2   | Comparator 2 Output (Read Only)                                                                          |
| CMPO1   | Comparator 1 Output (Read Only)                                                                          |
| SMTO    | STMG Output (Read Only)                                                                                  |
| LVD     | Default:0 , LVD voltage 1.8~ 2.98V for D2ENB=1(each step~ 40mV), 2.7V~4.47V for D2ENB=0(each step~ 60mV) |
| D2ENB   | Default:0, VCC divide 2 for LVD input                                                                    |
| LVDEN   | Default:0 , LVD Enable                                                                                   |
| PC7_ALG | Set PortC7 to Analog PIN                                                                                 |
| PC6_ALG | Set PortC6 to Analog PIN                                                                                 |
| PC5_ALG | Set PortC5 to Analog PIN                                                                                 |
| PC4_ALG | Set PortC4 to Analog PIN                                                                                 |
| PC2_ALG | Set PortC2 to Analog PIN                                                                                 |
| PA0_ALG | Set PortA0 to Analog PIN                                                                                 |



## 16-bit Multimedia Processor

#### ♦ System Miscellanea register #4

| Symbol  | Adr | Reset | RW  | b15/b7          | b14/b6      | b13/b5 | b12/b4 | b11/b3 | B10/b2 | b9/b1         | b8/b0       | Description                    |
|---------|-----|-------|-----|-----------------|-------------|--------|--------|--------|--------|---------------|-------------|--------------------------------|
| MISC4.L | 19H | 00    | R/W | TOUCH<br>_REALT | TINT<br>_EN | Т      | IS     | SVT    | THEN   | STMG<br>WK_EN | PDBST<br>MG | System miscellanea register #4 |
| MISC4.H | 19H | 00    | R/W | -               |             | DAC_OG |        | -      |        | -             |             |                                |

| Item        | Description                                                            |
|-------------|------------------------------------------------------------------------|
| DAC_OG      | Default:0, DAC output gain = 1                                         |
| TOUCH_REALT | Touch with Real-T function 0:disable & clear real-T stop flag 1:enable |
| TINT_EN     | Touch INT Enable                                                       |
| TIS         | Touch I/O Port input select, 00: NA, 01:PortA, 10:PortB, 11:PortC      |
| SVT         | Touch SVT , 0: 1/4*VCC, 1: 1/2*VCC                                     |
| THEN        | Touch Enable                                                           |
| STMGWK_EN   | STMG Wake Up Enable                                                    |
| PDBSTMG     | STMG Enable                                                            |

## ♦ System Miscellanea register #5

| Symbol  | Adr | Reset | RW  | b15/b7 | b14/b6 | b13/b5          | b12/b4          | b11/b3           | B10/b2           | b9/b1           | b8/b0           | Description                    |
|---------|-----|-------|-----|--------|--------|-----------------|-----------------|------------------|------------------|-----------------|-----------------|--------------------------------|
| MISC5.L | 18H | 00    | R/W | THO    | LVDO   | CMP2_<br>TIMER2 | CMP1_<br>TIMER1 | CMP2_I<br>NT INV | CMP1_I<br>NT INV | CMP2_<br>INT_EN | CMP1_<br>INT_EN | System Miscellanea register #5 |

| Item         | Description                       |                                    |          |
|--------------|-----------------------------------|------------------------------------|----------|
| THO          | TOUCH Output (Read Only)          |                                    |          |
| LVDO         | LVD Output (Read Only)            |                                    |          |
| CMP2_TIMER2  | Comparator 2 with Timer2 function | 0:disable & clear Timer2 stop flag | 1:enable |
| CMP1_TIMER1  | Comparator 1 with Timer1 function | 0:disable & clear Timer1 stop flag | 1:enable |
| CMP2_INT_INV | Comparator 2 INT Inverse          | · -                                |          |
| CMP1_INT_INV | Comparator 1 INT Inverse          |                                    |          |
| CMP2_INT_EN  | Comparator 2 INT Enable           |                                    |          |
| CMP1_INT_EN  | Comparator 1 INT Enable           |                                    |          |



## 16-bit Multimedia Processor

#### ♦ Virtual Programming IO

| Symbo    | I Adr | Reset | RW | b15/b7 | b14/b6 | b13/b5 | b12/b4                   | b11/b3 | B10/b2 | b9/b1  | b8/b0  | Description               |
|----------|-------|-------|----|--------|--------|--------|--------------------------|--------|--------|--------|--------|---------------------------|
| VIO_IX   | 1EH   | XX    | W  | -      | -      | -      | IOPIX4                   | IOPIX3 | IOPIX2 | IOPIX1 | IOPIX0 | Programming IO Port index |
| VIO_DATA | A 1FH | XX    | W  |        |        |        | Programming IO Port Data |        |        |        |        |                           |

Table 5.2 Virtual Programming IO

The operation steps of these group register, first select virtual IO port index then write data to programming IO port.

Virtual Programming IO Port

| Symbol       | Adr | Reset | RW | b15/b7                                    | b14/b6             | b13/b5 | B12/b4                     | b11/b3                                 | B10/b2  | b9/b1            | b8/b0            | Description                           |  |  |  |  |  |
|--------------|-----|-------|----|-------------------------------------------|--------------------|--------|----------------------------|----------------------------------------|---------|------------------|------------------|---------------------------------------|--|--|--|--|--|
| Timer1       | 00H | 00    | W  |                                           |                    |        | Tim                        | ier0                                   |         |                  |                  | Timer1                                |  |  |  |  |  |
| Timer1       | 00H | 00    | R  |                                           |                    | (      | Current Tir                | mer1 Valu                              | ie      |                  |                  |                                       |  |  |  |  |  |
| Timer2       | 01H | 00    | W  |                                           |                    |        | Tim                        |                                        |         |                  |                  | Timer2                                |  |  |  |  |  |
| Timer2       | 01H | 00    | R  |                                           |                    | (      |                            |                                        |         |                  |                  |                                       |  |  |  |  |  |
| RTCTimer     | 02H | 00    | RW |                                           |                    |        | RTC                        | Timer                                  |         |                  |                  | RTC Timer                             |  |  |  |  |  |
| FetchCNT     | 03H | 00    | W  | -                                         | -                  | -      | -                          | -                                      | -       | Fetch<br>_Timer2 | Fetch<br>_Timer1 | Fetch Timer1/2 Current Value          |  |  |  |  |  |
| Reserve      | 04H | 00    | RW |                                           |                    |        |                            |                                        |         |                  |                  |                                       |  |  |  |  |  |
| PA_PD50K     | 05H | 00    | RW |                                           |                    |        | PA_PD                      | 50K[3:0]                               |         |                  |                  | PortA Pull Down 50K Enable            |  |  |  |  |  |
| PB_PD50K     | 06H | 00    | RW |                                           |                    |        | PB_PD                      |                                        |         |                  |                  | PortB Pull Down 50K Enable            |  |  |  |  |  |
| PCI_PD50K.L  | 07H | 00    | RW |                                           |                    |        | PC_PD                      | 50K[7:0]                               |         |                  |                  | PortCl Pull Down 50K Enable           |  |  |  |  |  |
| PCI_PD50K.H  | 07H | 00    | RW | PI_PD50                                   | K[1:0]             | -      | -                          |                                        | PC_PD5  | 0K[11:8]         |                  | PortCl Pull Down 50K Enable           |  |  |  |  |  |
| PA_PD220K    | 08H | 00    | RW |                                           |                    |        | PA_PD2                     | 20K[3:0]                               |         |                  |                  | PortA Pull Down 220K Enable           |  |  |  |  |  |
| PB_PD220K    | 09H | 00    | RW |                                           |                    |        | PB PD2                     | 20K[5:0]                               |         |                  |                  | PortB Pull Down 220K Enable           |  |  |  |  |  |
| PCI_PD220K.L | 0AH | 00    | RW |                                           |                    |        | PC_PD2                     | 20K[7:0]                               |         |                  |                  | PortCl Pull Down 220K Enable          |  |  |  |  |  |
| PCI_PD220K.H | 0AH | 00    | RW | PI_PD22                                   | 0K[1:0]            | -      | -                          |                                        | PC_PD22 | 20K[11:8]        |                  | PortCl Pull Down 220K Enable          |  |  |  |  |  |
| PA_PD1M      | 0BH | 00    | RW |                                           |                    | •      | PA_PD                      | 1M[3:0]                                | _       |                  |                  | PortA Pull Down 1M Enable             |  |  |  |  |  |
| PB PD1M      | 0CH | 00    | RW |                                           |                    |        | PB PD                      | PB PD1M[5:0] PortB Pull Down 1M Enable |         |                  |                  |                                       |  |  |  |  |  |
| PCI PD1M.L   | 0DH | 00    | RW |                                           |                    |        | PortCl Pull Down 1M Enable |                                        |         |                  |                  |                                       |  |  |  |  |  |
| PCI_PD1M.H   | 0DH | 00    | RW | PI PD1N                                   | <i>/</i> [1:0]     | -      | PortCl Pull Down 1M Enable |                                        |         |                  |                  |                                       |  |  |  |  |  |
| PA_4MA       | 0EH | 00    | RW | PI_PD1M[1:0] PC_PD1M[11:8]<br>PA_4MA[3:0] |                    |        |                            |                                        |         |                  |                  | PortA Drive Current 4mA Enable        |  |  |  |  |  |
| PB 4MA       | 0FH | 00    | RW |                                           |                    |        |                            |                                        |         |                  |                  | PortB Drive Current 4mA Enable        |  |  |  |  |  |
| PCI 4MA.L    | 10H | 00    | RW |                                           |                    |        | PC 4N                      | //A[7:0]                               |         |                  |                  | PortCI Drive Current 4mA Enable       |  |  |  |  |  |
| PCI_4MA.H    | 10H | 00    | RW | PI_4MA[                                   | 1:0]               | -      | -                          |                                        | PC_4M   | A[11:8]          |                  | PortCI Drive Current 4mA Enable       |  |  |  |  |  |
| PA WLOW      | 11H | 00    | RW |                                           | -                  |        | PA_WL                      | OW[3:0]                                |         |                  |                  | PortA WLOW Enable                     |  |  |  |  |  |
| PB WLOW      | 12H | 00    | RW |                                           |                    |        | PB WL                      |                                        |         |                  |                  | PortB WLOW Enable                     |  |  |  |  |  |
| PCI WLOW.L   | 13H | 00    | RW |                                           |                    |        | PC WL                      | OW[7:0]                                |         |                  |                  | PortCl WLOW Enable                    |  |  |  |  |  |
| PCI_WLOW.H   | 13H | 00    | RW | PI_WLO                                    | W[1:0]             | -      | -                          |                                        | PC_WLC  | DW[11:8]         |                  | PortCl WLOW Enable                    |  |  |  |  |  |
| WAKEN PA     | 14H | 00    | W  | _                                         |                    |        | PortA_WA                   | AKEN[3:0                               |         |                  |                  | PortA WAKE UP Enable                  |  |  |  |  |  |
| WAKEN PB     | 15H | 00    | W  |                                           |                    |        | PortB WA                   |                                        |         |                  |                  | PortB WAKE UP Enable                  |  |  |  |  |  |
| WAKEN_PC     | 16H | 00    | W  |                                           |                    |        | ortC_WA                    |                                        |         |                  |                  | PortC WAKE UP Enable                  |  |  |  |  |  |
| WAKELV PA    | 17H | 00    | W  |                                           |                    |        | PortA WA                   |                                        |         |                  |                  | PortA WAKE UP Edge                    |  |  |  |  |  |
| _            |     |       |    |                                           |                    |        |                            |                                        |         |                  |                  | "1"= Pos-Edge, "0" = Neg-Edge of      |  |  |  |  |  |
|              |     |       |    |                                           |                    |        | related PA bit             |                                        |         |                  |                  |                                       |  |  |  |  |  |
| WAKELV PB    | 18H | 00    | W  | PortB WAKELV[5:0] PortB WAKE UP Edge      |                    |        |                            |                                        |         |                  |                  |                                       |  |  |  |  |  |
| _            |     |       |    |                                           |                    |        |                            | "1"= Pos-Edge, "0" = Neg-Edge of       |         |                  |                  |                                       |  |  |  |  |  |
|              |     |       |    | related PB bit                            |                    |        |                            |                                        |         | related PB bit   |                  |                                       |  |  |  |  |  |
| WAKELV_PC    | 19H | 00    | W  | PortC_WAKELV[11:0]                        |                    |        |                            |                                        |         |                  |                  | PortC_WAKELV[11:0] PortC WAKE UP Edge |  |  |  |  |  |
| _            |     |       |    |                                           |                    |        | _                          | -                                      |         |                  |                  | "1"= Pos-Edge, "0" = Neg-Edge of      |  |  |  |  |  |
|              |     |       |    |                                           |                    |        |                            |                                        |         |                  |                  | related PC bit                        |  |  |  |  |  |
| WAKEDLV_PB   | 1AH | 00    | W  |                                           | PortB_WAKEDLV[3:0] |        |                            |                                        |         |                  |                  | PortB Double-Edge WAKE UP             |  |  |  |  |  |
|              |     |       |    |                                           |                    |        |                            |                                        |         |                  | Enable           |                                       |  |  |  |  |  |



#### 5.3 PC Stack

The PC STACK is TxP16S special embedded memory used to save (PC+1) value, which is composed with 8-level.



Figure 5.3 PC Stack Structure

Stack's top value is indexed by stack pointer (SP) register. When CALL instruction is executed, then the (PC+1) will PUSH onto stack addressing by SP and it will auto decrement. At the end of subroutine when RETS instruction is executed the SP will auto increment and stack content of pointer by SP will POP into PC.

The contents of STACK and SP are neither readable nor writeable by instruction. The SP is initialized to "0" after RESET.

#### 5.4 Interrupt

#### 5.4.1 Interrupt Vector Table

The Interrupt Vector Table is TxP16S special embedded memory, which is composed with 6-level of FIFO, used to store the index of interrupt service routine (ISR) address. User can access Interrupt Vector Table by read/write IntVect I/O register, which refers PCB register to compose of 19-bit address.



Figure 5.4 Interrupt Vector Structure

#### **5.4.2 Interrupt Controller**

#### 16-bit Multimedia Processor

#### Common I/O registers

| Symbol    | Adr | Reset | RW  | B7    | B6 | B5    | B4    | B3    | B2    | B1    | B0    | Description        |
|-----------|-----|-------|-----|-------|----|-------|-------|-------|-------|-------|-------|--------------------|
| STATUS    | 00H | 00    | R/W | INTEN | -  | -     | -     | AN    | AV    | AC    | AZ    | System Status Flag |
| INTENA.L  | 01H | 00    | R/W | -     | -  | ENA5  | ENA4  | ENA3  | ENA2  | ENA1  | ENA0  | Interrupt Enable   |
| INTENA.H  | 01H | 00    | R/W | -     | -  | -     | -     | -     | -     | -     | -     | Ппетирі Епавіе<br> |
| INTREQ.L  | 02H | 00    | R/W | -     | -  | Req5  | Req4  | Req3  | Req2  | Req1  | Req0  | Interrupt Request  |
| INTREQ.H  | 02H | 00    | R/W | -     | 1  | -     | -     | -     | -     | -     | -     | interrupt nequest  |
| INTMASK.L | 0AH | 00    | R/W | -     | -  | Mask5 | Mask4 | Mask3 | Mask2 | Mask1 | Mask0 | Interrupt Mask     |
| INTMASK.H | 0AH | 00    | R/W | -     | -  | -     | -     | -     | -     | -     | -     | Interrupt iviask   |

This chip provides several interrupt sources, including internal Audio PWM, Timer1, Timer2, RTC, SPI master, Flash ready, Touch, and 2 external ExtINT0, ExtINT1, interrupts. More details control will describe as follows:

| Interrupt Source                           | Interrupt Vector | Priority           |
|--------------------------------------------|------------------|--------------------|
| Audio PWM Timer                            | 0H               | INT0_IRQ (highest) |
| Timer1 / CMP1 / ExtINT0 / SPI Master(Note) | 1H               | INT1_IRQ           |
| Timer2 / CMP2 / ExtINT1 / SPI Master(Note) | 2H               | INT2_IRQ           |
| RTC Timer / SPI Master(Note)               | 3H               | INT3_IRQ           |
| Flash Erase/Program Ready(Note)            | 4H               | INT4_IRQ           |
| Touch / SPI Master(Note)                   | 5H               | INT5_IRQ (lowest)  |

Table 5.3 Interrupt Sources

Note: Only one interrupt source can be selected for each interrupt vector.

#### (a) Global interrupt enable (INTEN)

The global interrupt INTEN controls the enable/disable of all interrupts. When INTEN is cleared to "0", all interrupts are disabled. When INTEN is set to "1", all interrupts are enabled (but still dependent on value of INTENA register). The INTEN is initialized to "0" after power on.

#### (b) Interrupt enable (INTENA)

The interrupt enable from ENA5 to ENA0 are shown in above. An interrupt is allowed when these control bit are set to "1", and interrupt is inhibit when these control bit are cleared to "0". They are all initialized to "0" after power on.

#### (c) Interrupt request (INTREQ)

If an interrupt raising edge request is generated, the related interrupt request bit is set to "1" by hardware and waits for interrupt accept. INTREQ can be cleared to "0" by software. Hardware will not clear this bit. INTREQ are all initialized to "0" after power on.

#### (d) Interrupt mask (INTMASK)

The interrupt can be masked by setting bit5~ bit0 of interrupt mask register as above. Each interrupt source in the system can be masked individually.

#### (e) Interrupt Priority

 $INT0\_IRQ \; (highest) > INT1\_IRQ > INT2\_IRQ > INT3\_IRQ > INT4\_IRQ > INT5\_IRQ \; (lowest)$ 



#### 16-bit Multimedia Processor

#### 5.4.3 Interrupt Processing

When any interrupt request(INTREQ) is generated, the acceptance of interrupt is decided by the interrupt enable(ENA) and global interrupt enable(INTEN). If the global interrupt enable(INTEN), related interrupt enable bit(ENA) are set to "1" and related mask bit(MASK) are cleared to 0, that interrupt will be accepted on the next clock. These following procedures will automatically be done in one clock cycle by hardware showing below:

- (1) Program Counter(PC), PCB, PCH, AR and FLAG will be stored in special hardware registers.
- (2) PC will be set to the corresponding interrupt entry address by refer to interrupt vector table.
- (3) The global interrupt enable (INTEN) is cleared to "0", which avoids the nest interrupt happened.

When interrupt service routine was finished, an RETI instruction will perform the procedures by hardware showing as follows:

- (1) Restore the stored PC, PCB, PCH, AR and FLAG.
- (2) The global interrupt enable (INTEN) is set to "1", which allows to accept the subsequent interrupt.

Before executing RETI instruction, the corresponding interrupt request (INTREQ) bit must be cleared to "0" by software. If the request bit is not cleared, the same interrupt will be accepted again.



#### 6. Memory Configuration

#### 6.1 Internal Program/Parameter Memory

TxP16S consider both instruction and data ROM are the same as program ROM(PM), so it's very flexible and efficient for instruction and data memory allocation in PM. The total of logical PM space is 8 banks. Each bank has 64 K space. The 4 x 64K space is addressed by memory address generator unit (MAG). The BANK0/1 and BANK7 are implemented as Flash memory and static RAM, respectively. More details control will describe as follows:



Figure 6.1 PM block diagram

When TxP16S executed an instruction, the PM address is generated from PC register. Similarity, when it access a word data, the PM address is composed with 19-bit from P0 or P1. System will auto adjust execute target space when program context switch between BANK0/1 and BANK7.

#### 6.2 Internal Data Working SRAM

The internal data working ram space is totally 4Kx16-bit that named as RM. Addressing ranged from 0x0000 through 0x0FFF, which is generated by Data Address Generator Unit (DAG). Note: Index register (I0,I1,BP) are 16-bit width, but RM address line is only 12-bit width(0~4095); therefore, RM address will be warping when index value exceed 4095.

Note: Total SARM size is 4Kx16-bit. If PM(BANK7 / 1Kx16-bit) is used, RM will be 3Kx16-bit. If PM(BANK7) is no used, RM will be 4Kx16-bit. SARM configuration is set by option code.





Figure 6.2 RM block diagram

#### 6.3 Data Stack

A Last In First Out (LIFO) STACK is implementation for temporary data storage in RM memory. Generally, Data Stack is start-up at the bottom of RM, so BP is usually set to 0x0FFF.



Figure 6.3 Data Stack Structure

Data Stack's top value is indexed by base pointer (BP) register. When PUSH instruction is executed, the "regs" will PUSH onto stack which address by BP and it will auto decrement. If POP instruction is performed, the BP will auto increment and stack content of pointed by BP will POP into "regs".

## 7. Peripherals

#### 7.1 Programmable Timers

Common I/O registers

| Symbol   | Adr | Reset | RW  | B7    | B6 | B5     | B4   | B3   | B2   | B1   | B0          | Description         |
|----------|-----|-------|-----|-------|----|--------|------|------|------|------|-------------|---------------------|
| STATUS.L | 00H | 20    | R/W | INTEN | -  | -      | AQ   | AN   | AV   | AC   | ΑZ          |                     |
| STATUS.H | 00H | 00    | R/W | PA    | FA | IntVWR | -    | -    | -    | -    | SPIM<br>_EN | System Status Flag  |
| INTENA.L | 01H | 00    | R/W | -     | -  | ENA5   | ENA4 | ENA3 | ENA2 | ENA1 | ENA0        | Interrupt Enable    |
| INTENA.H | 01H | 00    | R/W | -     | -  | -      | -    | -    | -    | -    | -           | interrupt Enable    |
| INTREQ.L | 02H | 00    | R/W | -     | -  | Req5   | Req4 | Req3 | Req2 | Req1 | Req0        | Interrupt Request   |
| INTREQ.H | 02H | 00    | R/W | -     | -  | -      | -    | -    | -    | -    | -           | illiterrupt nequest |

#### Virtual Programming IO Port

| Symbol   | Adr | Reset | RW | b15/b7 | b14/b6                    | b13/b5 | B12/b4      | b11/b3    | B10/b2 | b9/b1 | b8/b0 | Description                  |
|----------|-----|-------|----|--------|---------------------------|--------|-------------|-----------|--------|-------|-------|------------------------------|
| Timer1   | 00H | 00    | W  |        |                           |        | Timer1      |           |        |       |       |                              |
| Timer1   | 00H | 00    | R  |        |                           | C      | Current Tir | ner1 Valu | е      |       |       |                              |
| Timer2   | 01H | 00    | W  |        |                           |        | Timer2      |           |        |       |       |                              |
| Timer2   | 01H | 00    | R  |        |                           | C      | Current Tir | ner2 Valu | е      |       |       |                              |
| RTCTimer | 02H | 00    | RW |        |                           |        |             | RTC Timer |        |       |       |                              |
| FetchCNT | 03H | 00    | W  | -      | Fetch Fetch Timer2 Timer1 |        |             |           |        |       |       | Fetch Timer1/2 Current Value |

#### 7.1.1 Audio PWM Timer

Audio PWM timer is fixed generate 32kHz interrupt request when INTENA0 bit is turned on, <u>If Auto FIFO\_EN</u>

is setting the interrupt request rate = Ft / FIFO\_Length.

Notice: It should be avoided that INTENA bit0 is

turned on/off quickly. If need to turned on/off INTENA bit0 quickly, recommend to use INTMASK bit0.



Figure 7.1 Audio PWM Timer Structure

#### 7.1.2 Timer1 & Timer2

The clock source of Timer1 & Timer2 comes from fixed 32.768Mhz or External Clock Input, It contains 16-bit write-only counter register. If Timer enable correspond with the INTENA bit is turned on then counting to time out, an interrupt request will be generated. At the same time, TnC will be reloaded into Timer register and up-count again. If the global interrupt enable, an interrupt signal is generated at the next clock.



Int1\_Req / Int2\_Req = (32.768Mhz) / (TnC+1)

Figure 7.2 Timer1 & Timer2 Structure

#### 7.1.3 RTC(Real Time Clock) Timer

The RTC Timer input frequency is Low power RC oscillator 32768Hz <u>-5%@2.2V</u> ~ +15%@5.5V (LP32K). It contains 16-bit counter register. RTC generates interrupt request or wake-up MCU when in halt mode or interrupt in normal mode. The wake-up function can be disabled by option.

#### The frequency of Int3\_Req = 32768Hz / (RTC Timer TnC+1)



Figure 7.3 RTC Timer Structure

#### 7.2 General Purpose I/O Ports

The TRSF16128A provides 4 I/O ports for user application. There are four I/O port, PA0~PA3, PB0~PB5, PC0~PC11 and PI0~PI1. The input/output bits programmable by IOC control register respectively. PA0~PA3, PB0~PB5, PC0~PC11 wake-up function enable or disable by user program. PA1 and PA2 are external interrupt pins. The Pull-Down 50K or 220K or 1M resistor of each pin can be programmed by user program. The basic I/O schematic is showed in Figure 7.5.

#### Common I/O registers

| Symbol    | Adr | Reset | RW  | B15/b7        | b14/b6  | b13/b5 | b12/b4 | B11/b3  | B10/b2 | b9/b1 | b8/b0                         | Description                          |
|-----------|-----|-------|-----|---------------|---------|--------|--------|---------|--------|-------|-------------------------------|--------------------------------------|
| IOC_PA    | 04H | 00    | R/W |               |         |        | IOC_F  | PA[3:0] |        |       |                               | "1"= out, "0" = in of related PA bit |
| IOC_PB    | 05H | 00    | R/W |               |         |        | IOC_F  | PB[5:0] |        |       |                               | "1"= out, "0" = in of related PB bit |
| IOC_PCI.L | 06H | 00    | R/W |               |         |        | IOC_P  | C[11:0] |        |       |                               | "1"= out, "0" = in of related PC bit |
| IOC_PCI.H | 06H | 00    | R/W | IOC_F         | PI[1:0] |        |        |         |        |       |                               | 1"= out, "0" = in of related PI bit  |
| PortA     | 07H | XX    | R/W |               |         |        | Port/  | \[3:0]  |        |       |                               | Read: in port Write: out port        |
| PortB     | 08H | XX    | R/W |               |         |        | PortE  | 3[5:0]  |        |       |                               | Read: in port Write: out port        |
| PortCI.L  | 09H | XX    | R/W | PortC[11:0] F |         |        |        |         |        |       | Read: in port Write: out port |                                      |
| PortCI.H  | 09H | XX    | R/W | Portl         | [1:0]   |        |        |         |        |       |                               | Read: in port Write: out port        |

#### Virtual Programming IO Port

| Symbol        | Adr  | Reset | RW | b15/b7             | b14/b6                     | b13/b5 | B12/b4                     | b11/b3    | B10/b2 | b9/b1     | b8/b0                           | Description                      |
|---------------|------|-------|----|--------------------|----------------------------|--------|----------------------------|-----------|--------|-----------|---------------------------------|----------------------------------|
| PA_PD50K      | 05H  | 00    | RW |                    |                            |        | PA_PD                      | 50K[3:0]  |        |           |                                 | PortA Pull Down 50K Enable       |
| PB_PD50K      | 06H  | 00    | RW |                    |                            |        | PortB Pull Down 50K Enable |           |        |           |                                 |                                  |
| PCI_PD50K.L   | 07H  | 00    | RW |                    |                            |        | PC_PD:                     | 50K[7:0]  |        |           |                                 | PortCl Pull Down 50K Enable      |
| PCI_PD50K.H   | 07H  | 00    | RW | PI_PD50            | K[1:0]                     | -      | -                          |           | PC_PD5 | 0K[11:9]  |                                 | PortCl Pull Down 50K Enable      |
| PA_PD220K     | 08H  | 00    | RW |                    |                            |        | PA_PD2                     | 20K[3:0]  |        |           |                                 | PortA Pull Down 220K Enable      |
| PB_PD220K     | 09H  | 00    | RW |                    |                            |        | PB_PD2                     | 20K[5:0]  |        |           |                                 | PortB Pull Down 220K Enable      |
| PCI_PD220K.L  | 0AH  | 00    | RW |                    |                            |        | PC_PD2                     | 220K[7:0] |        |           |                                 | PortCl Pull Down 220K Enable     |
| PCI_PD220K.H  | 0AH  | 00    | RW | PI_PD22            | 0K[1:0]                    | -      | -                          |           | PC_PD2 | 20K[11:9] |                                 | PortCl Pull Down 220K Enable     |
| PA_PD1M       | 0BH  | 00    | RW |                    |                            |        | PA_PD                      | 1M[3:0]   |        |           |                                 | PortA Pull Down 1M Enable        |
| PB_PD1M       | 0CH  | 00    | RW |                    |                            |        | PB_PD                      | 1M[5:0]   |        |           |                                 | PortB Pull Down 1M Enable        |
| PCI_PD1M.L    | 0DH  | 00    | RW |                    |                            |        | PC_PD                      | 1M[7:0]   |        |           |                                 | PortCl Pull Down 1M Enable       |
| PCI_PD1M.H    | 0DH  | 00    | RW | PI_PD1M            | l[1:0]                     | -      | -                          |           | PC_PD1 | IM[11:9]  |                                 | PortCl Pull Down 1M Enable       |
| PA_4MA        | 0EH  | 00    | RW |                    |                            |        |                            | ЛА[3:0]   |        |           |                                 | PortA Drive Current 4mA Enable   |
| PB_4MA        | 0FH  | 00    | RW |                    | PB_4MA[5:0] F              |        |                            |           |        |           |                                 | PortB Drive Current 4mA Enable   |
| PCI_4MA.L     | 10H  | 00    | RW | PC_4MA[7:0] F      |                            |        |                            |           |        |           | PortCI Drive Current 4mA Enable |                                  |
| PCI_4MA.H     | 10H  | 00    | RW | PI_4MA[            | PI_4MA[1:0] PC_4MA[11:9] F |        |                            |           |        |           | PortCI Drive Current 4mA Enable |                                  |
| PA_WLOW       | 11H  | 00    | RW |                    |                            |        | PA_WL                      | OW[3:0]   |        |           |                                 | PortA WLOW Enable                |
| PB_WLOW       | 12H  | 00    | RW |                    |                            |        | PB_WL                      | OW[5:0]   |        |           |                                 | PortB WLOW Enable                |
| PCI_WLOW.L    | 13H  | 00    | RW |                    |                            |        | PC_WL                      | OW[7:0]   |        |           |                                 | PortCl WLOW Enable               |
| PCI_WLOW.H    | 13H  | 00    | RW | PI_WLO\            | V[1:0]                     | -      | -                          |           | PC_WLC | OW[11:9]  |                                 | PortCl WLOW Enable               |
| WAKEN_PA      | 14H  | 00    | W  |                    |                            |        | PortA_WA                   |           |        |           |                                 | PortA WAKE UP Enable             |
| WAKEN_PB      | 15H  | 00    | W  |                    |                            |        | PortB_WA                   |           |        |           |                                 | PortB WAKE UP Enable             |
| WAKEN_PC      | 16H  | 00    | W  |                    |                            |        | PortC_WA                   |           |        |           |                                 | PortC WAKE UP Enable             |
| WAKELV_PA     | 17H  | 00    | W  |                    |                            | F      | PortA_WA                   | KELV[3:0  | )]     |           |                                 | PortA WAKE UP Edge               |
|               |      |       |    |                    |                            |        |                            |           |        |           |                                 | "1"= Pos-Edge, "0" = Neg-Edge of |
|               |      |       |    |                    |                            |        |                            |           |        |           |                                 | related PA bit                   |
| WAKELV_PB     | 18H  | 00    | W  |                    |                            | F      | PortB_WA                   | KELV[5:0  | )]     |           |                                 | PortB WAKE UP Edge               |
|               |      |       |    |                    |                            |        |                            |           |        |           |                                 | "1"= Pos-Edge, "0" = Neg-Edge of |
| WALCELLY D.C. | 101: |       |    | D. IO WAYELVEL OI  |                            |        |                            |           |        |           | related PB bit                  |                                  |
| WAKELV_PC     | 19H  | 00    | W  | PortC_WAKELV[11:0] |                            |        |                            |           |        |           | PortC WAKE UP Edge              |                                  |
|               |      |       |    |                    |                            |        |                            |           |        |           |                                 | "1"= Pos-Edge, "0" = Neg-Edge of |
|               |      |       |    |                    |                            |        |                            |           |        |           |                                 | related PC bit                   |

These totally 24 I/O pins work not only just a general input/output port function but also can be configured as SPI master, Analog input, IR 38K, External interrupt etc. For more detail please refer to relative section.





Figure 7.4 Basic I/O Configuration

#### Virtual Programming IO Port

| Symbol     | Adr | Reset | RW | b15/b7 | b14/b6 | b13/b5 | B12/b4  | b11/b3   | B10/b2 | b9/b1 | b8/b0 | Desci           | ription     |      |    |
|------------|-----|-------|----|--------|--------|--------|---------|----------|--------|-------|-------|-----------------|-------------|------|----|
| WAKEDLV_PB | 1AH | 00    | W  |        |        | Р      | ortB_WA | KEDLV[3: | 0]     |       |       | PortB<br>Enable | Double-Edge | WAKE | UP |

PB0, PB1, PB2 and PB3 support two edge mode which is rising and falling edge trigger for wake-up function. The rising and falling edge trigger is selected by user program.

The PortC4, PortC5, PortC6, PortC7 also provides 2 comparators configuration for user application that each comparator enable or disable by program. The output of comparator is bit14 and bit15 of system miscellanea register #3.



Figure 7.5 Comparator Configuration

#### 7.3 Extension Device

TRSF16128A built-in special hardwires for external device connection capability are listed below:

#### 7.3.1 SPI Master Controller

In order to enable SPI Master Controller interface, user should set STATUS.b8 = 1 before SPI Master Controller operation.

#### **7.3.1.1 Features**

- Serial clock rate: 16.384 MHz / 8.192 MHz / 4.096 MHz
- Support four standard SPI modes
- Built in 1x16 bits data buffer

| I/O Port | SPI interface | Direction | Description                      |
|----------|---------------|-----------|----------------------------------|
| PortB.2  | SO            | I/O       | Serial Data output               |
| PortB.1  | SI            | I/O       | Serial Data input                |
| PortB.0  | SCK           | 0         | Serial Clock                     |
| PortB.5  | CS            | 0         | Chip Select(free assign by user) |

#### 7.3.1.2 Control/Data Registers

| Symbol   | Adr | Reset | RW | b15/b7 | B14/b6 | b13/b5 | b12/b4 | b11/b3 | B10/b2 |                  |             | Description                      |
|----------|-----|-------|----|--------|--------|--------|--------|--------|--------|------------------|-------------|----------------------------------|
| CTRL_W.L | 55H | 01    | W  |        |        | RCV    | SEND   | -      | -      | Total Se<br>Byte | end/Receive | Write Control Register Low Byte  |
| CTRL_W.H | 55H | 00    | W  | CPOL   | CPHA   | CKS    | EL     | ICS    | -      |                  |             | Write Control Register High Byte |
| CTRL_R.L | 55H | 01    | R  | DATOK  | 0      | RCV    | SEND   | 0      | 0      | Total Se<br>Byte | end/Receive | Read Control Register Low Byte   |
| CTRL_R.H | 55H | 00    | R  | CPOL   | CPHA   | CKS    | EL     | ICS    | 0      | Which_INT        |             | Read Control Register High Byte  |

| Item                    | Description                                                                                |
|-------------------------|--------------------------------------------------------------------------------------------|
| Total Send/Receive Byte | Default:1, Total byte number of sending or receiving                                       |
| SEND                    | Trigger sending data                                                                       |
| RCV                     | Trigger receiving data.                                                                    |
| Which_INT               | Default:0, assign SPI interrupt to which interrupt vector, 00:int1 01:int2 10:int3 11:int5 |
| ICS                     | Internal SPI command select enable                                                         |
| CKSEL                   | 00: N/A , 01: 16.384MHz , 10: 8.192 MHz , 11: 4.096 MHz                                    |
| СРНА                    | Clock Phase                                                                                |
| CPOL                    | Clock Polarity                                                                             |
| DATOK                   | Indicate transmit/receive data O.K                                                         |

#### SPI Modes

| SPI Mode | Conditions     | Leading Edge     | Trailing eDge    |
|----------|----------------|------------------|------------------|
| 0        | CPOL=0, CPHA=0 | Sample (Rising)  | Setup (Falling)  |
| 1        | CPOL=0, CPHA=1 | Setup (Rising)   | Sample (Falling) |
| 2        | CPOL=1, CPHA=0 | Sample (Falling) | Setup (Rising)   |
| 3        | CPOL=1, CPHA=1 | Setup (Falling)  | Sample (Rising)  |

## 16-bit Multimedia Processor



| Symbol | Adr | Reset | RW | b15/b7 | b14/b6 | b13/b5 | b12/b4                        | b11/b3 | B10/b2 | b9/b1 | b8/b0 | Description |
|--------|-----|-------|----|--------|--------|--------|-------------------------------|--------|--------|-------|-------|-------------|
| DATA_W | 56H | XX    | W  |        |        | DAT    | Write Transmission Data Value |        |        |       |       |             |
| DATA_R | 56H | XX    | R  |        | ·      | DAT    | Read Received Data Value      |        |        |       |       |             |

DATA [15:0]: Transmit/Receive Data Value



## 16-bit Multimedia Processor

#### 7.3.2 PortA3 for IR 38KHz Modulation

| I/O Port | IR     | Direction | Description   |
|----------|--------|-----------|---------------|
| PortA.3  | IR 38K | 0         | IR 38K Output |

PA3 can provide 38 KHz modulation function. I/O port PA3 combine 38 KHz modulator with register DATA\_PA bit 3, this function is enabled by bit11 of system miscellanea register #1. If bit11 of system miscellanea register #1 is set to high, I/O port PA3 will output 38 KHz clock signal when PA3 is configured as output port and DATA\_PA bit3 = 1. In contrast, PA3 output low when PA3 is configured as output port and DATA\_PA bit3 = 0. The PA3 output pad will be forced to low state.

#### 7.3.3 Touch Controller

#### **7.3.3.1 Features**

- Touch controller with one dedicated comparator
- Use Real-T counter to count the output pulse width of comparator
- Provides an interrupt for efficient programming.

#### 7.3.3.2 Control Registers

#### ♦ System Miscellanea register #4

| Symbol  | Adr | Reset | RW  | b15/b7          | b14/b6      | b13/b5 | b12/b4 | b11/b3 | B10/b2 | b9/b1         | b8/b0       | Description                    |
|---------|-----|-------|-----|-----------------|-------------|--------|--------|--------|--------|---------------|-------------|--------------------------------|
| MISC4.L | 19H | 00    | R/W | TOUCH<br>_REALT | TINT<br>_EN | Т      | IS     | SVT    | THEN   | STMG<br>WK_EN | PDBST<br>MG | System miscellanea register #4 |
| MISC4.H | 19H | 00    | R/W | -               |             | DAC_OG | i      | -      |        | -             |             |                                |

| Item        | Description                                                            |
|-------------|------------------------------------------------------------------------|
| TOUCH_REALT | Touch with Real-T function 0:disable & clear real-T stop flag 1:enable |
| TINT_EN     | Touch INT Enable                                                       |
| TIS         | Touch I/O Port input select , 00: NA, 01:PortA, 10:PortB, 11:PortC     |
| SVT         | Touch SVT , 0: 1/4*VCC, 1: 1/2*VCC                                     |
| THEN        | Touch Enable                                                           |

#### ♦ System Miscellanea register #5

| Symbol  | Adr | Reset | RW  | b15/b7 | b14/b6 | b13/b5          | b12/b4          | b11/b3           | B10/b2           | b9/b1           | b8/b0           | Description                    |
|---------|-----|-------|-----|--------|--------|-----------------|-----------------|------------------|------------------|-----------------|-----------------|--------------------------------|
| MISC5.L | 18H | 00    | R/W | THO    | LVDO   | CMP2_<br>TIMER2 | CMP1_<br>TIMER1 | CMP2_I<br>NT_INV | CMP1_I<br>NT_INV | CMP2_<br>INT_EN | CMP1_<br>INT_EN | System Miscellanea register #5 |

| Item | Description                         |
|------|-------------------------------------|
| THO  | Touch Comparator Output (Read Only) |

#### Virtual Programming IO Port

| Symbol    | Adr | Reset | RW | b15/b7   b14/b6   b13/b5   B12/b4   b11/b3   B10/b2   b9/b1   b8/b0   Description |                    |          |           | Description        |  |  |                                                                     |
|-----------|-----|-------|----|-----------------------------------------------------------------------------------|--------------------|----------|-----------|--------------------|--|--|---------------------------------------------------------------------|
| PA_4MA    | 0EH | 00    | RW |                                                                                   | PA_Touch_EN[3:0] F |          |           |                    |  |  | PortA touch enable bit                                              |
| PB_4MA    | 0FH | 00    | RW |                                                                                   | F                  | PB_Touch | _EN[5:0]  |                    |  |  | PortB touch enable bit                                              |
| PCI_4MA.L | 10H | 00    | RW |                                                                                   | F                  | PC_Touch | n_EN[7:0] |                    |  |  | PortC0~ PortC7 touch enable bit                                     |
| PCI_4MA.H | 10H | 00    | RW | PI_Touch_EN [1:0]                                                                 | N [1:0]            |          |           | P(: Louch FNI11:81 |  |  | PortC8~ PortC11 touch enable bit<br>PortI0~ PortI1 touch enable bit |

If THEN is set high, PA\_4MA, PB\_4MA and PCI\_4MA registers are used to set the corresponding touch enable bit of PortA, PortB, PortC and PortI.





N : pulse width length of touch comparator output(THO)

Figure 7.6 Touch Controller Structure

## 7.4 Audio Output

#### 7.4.1 Mono 16-bit PWM Output

One 16-bit of audio PWM is built-in TRSF16128A for mono audio application. Mono output pin PWMP and PWMN are connected to speaker directly. This amplifier can be used to direct drive 8 ohm speaker without any external circuit.

#### Common I/O registers

| Symbol | Adr | Reset | RW | b15/b7 | b14/b6 | B13/b5 | b12/b4 | b11/b3 | b10/b2 | b9/b1 | b8/b0 | Description        |
|--------|-----|-------|----|--------|--------|--------|--------|--------|--------|-------|-------|--------------------|
| DACL   | 16H | XX    | W  |        |        |        | DACL   | [15:0] |        |       |       | 16-bit PWM Channel |

#### 7.4.2 Mono 14-bit DAC Output

One 14-bit of digital-to-analog converter (DAC) is built-in TRSF16128A for mono audio application. In order to get more output power driving, which require external amplifier is need.

#### Common I/O registers

| Symbol | Adr | Reset | RW | b15/b7 | b14/b6 | B13/b5 | b12/b4 | B11/b3 | b10/b2 | b9/b1 | b8/b0 | Description       |
|--------|-----|-------|----|--------|--------|--------|--------|--------|--------|-------|-------|-------------------|
| DACL.L | 16H | XX    | W  |        |        | DACL   | [7:2]  |        |        | -     | -     | DAC Audio Channel |
| DACL.H | 16H | XX    | W  |        |        |        | DACL   | [15:8] |        |       |       | DAC Audio Channel |

#### 7.5 Auto-FIFO

The Auto-FIFO allows user transfer base on 4-level of data to Audio-PWM. In some case of frame base applications that data transfer is more efficient than sample base. It is advantageous to decrease number of context switch between main program and interrupt service routine (ISR). The FIFO structure reveal as below:



Figure 7.7 Auto FIFO Structure

An interrupt is generated when an entire 4-level FIFO is transfer completed (D\A FIFO buffer is empty), then interrupt service routine should re-load 4-level data to FIFO at ones during 32K or 64K sample period. The FIFO will automatically shift-out data to Audio-PWM at each sample period.

Note: Auto-FIFO is enable/disable by option setup.



#### 8. Flash Control

#### 8.1 Flash Structure

TRSF16128A is built in 128Kx16 program/data FLASH memory. This Flash is offered with sector endurance of more than 1,000 cycles, Data retention is rated at greater than 10 years. It is suited for convenient and economical updating of program, configuration, or data memory.

The sector architecture is base on sector size of 256 words/512 bytes. The sector erase operation allows the system to erase the device on a sector. The sector architecture is shown as Figure 8.1.

|     | Sector Select(255 sectors) |     |     |     |     |    |    | Word Select(256 words) |    |            |    |    |    |    |    |
|-----|----------------------------|-----|-----|-----|-----|----|----|------------------------|----|------------|----|----|----|----|----|
| A15 | A14                        | A13 | A12 | A11 | A10 | A9 | A8 | A7                     | Аб | <b>A</b> 5 | A4 | А3 | A2 | A1 | A0 |

Figure 8.1 The sector architecture

#### 8.2 Flash Sector Erase

The Sector Erase instruction needs to assign erasing sector number to AR register. When "PE = AR" instruction is executed, select of sector will be erased.

Example: Erase 16th sector (0x1000 – 0x10FF)

AR = 0x0010 // assign erasing sector number

PE = AR // sector erasing

Note: Erasing time of one sector is 2.6ms.

Note: Max value of sector is 0x01ff(128K). If sector number is set to 0x0200, physical sector number will be 0x0000.

Note: If physical sector number 0x0000 is erased, program code will be destroyed.

#### 8.3 Flash Word Programming

TRSF16128A provide one word programming instruction. The Word Programming instruction needs to assign programming data to AR register and assign programming address to P0/P1 register. When "PM[P0/P1] = AR" instruction is executed, select of flash address will be programmed.

Example: Program 16th word address (0x0010)

P0.hh = 0x0000

P0 = 0x0010 // assign programming address AR = 0x5678 // assign programming data

PM[P0] = AR // word programming

Note: Programming time of one word is 31us.



## 16-bit Multimedia Processor

Note: Max value of P0 is 0x1FFF(128K). If P0 is set to 0x20000, physical program address will be 0x00000.

Note: If code data of physical address 0x00000 is programmed, program code will be destroyed.

#### 8.4 Flash Word Read

TRSF16128A provide word read instruction. The Word Read instruction needs to assign reading address to P0/P1 register. When "AR = PM[P0/P1]" instruction is executed, select of word will be read out to AR register.

Example: Read 16th word address (0x0010)

P0.hh = 0x0000

P0 = 0x0010 // assign reading address

AR = PM[P0] // read word data

Note: Reading time of one word is two cycles of System Clock.



#### 9. Others

#### 9.1 Dynamic System Clock

Operation frequency can be adjusted by software dynamically. User can adjust operation frequency in order to reduce power consumption.

| Write Data | CPU Operation frequency |
|------------|-------------------------|
| 2          | 4 MHz                   |
| 3          | 6 MHz                   |
| 4          | 8 MHz                   |

Example: Change CPU Operation frequency to 4MHz.

SPEED EQU 67H

ar = 0x0002; io[SPEED] = ar;

#### 9.2 Low Voltage Detector

The voltage detect range of LVD is  $1.8V \sim 2.98V$  for D2ENB = 0 or  $2.7V \sim 4.47V$  for D2ENB=1. When VCC/2 or VCC/3 < VBGI, LVDO=1, otherwise LVDO=0.



Fig 9.2-1 Function diagram of LVD

| Register       | MISC3.b6 | MISC3.b7 | MISC3.b8~12 | MISC5.b6 |
|----------------|----------|----------|-------------|----------|
| Control signal | LVDEN    | D2ENB    | LVD[4:0]    | LVDO     |

| LVD   | D2EN  | VB=0         | D2EN  | IB=1 | LVD   | D2EI  | NB=0         | D2EI  | NB=1         |
|-------|-------|--------------|-------|------|-------|-------|--------------|-------|--------------|
| [4:0] | Ideal | Real         | Ideal | Real | [4:0] | Ideal | Real         | Ideal | Real         |
| 0x00  | 1.80  | 1.79         | 2.70  | 2.68 | 0x10  | 2.44  | 2.40         | 3.66  | 3.59         |
| 0x01  | 1.84  | 1.83         | 2.76  | 2.74 | 0x11  | 2.48  | 2.44         | 3.72  | 3.65         |
| 0x02  | 1.88  | 1.87         | 2.82  | 2.79 | 0x12  | 2.52  | 2.48         | 3.78  | 3.70         |
| 0x03  | 1.92  | 1.91         | 2.88  | 2.85 | 0x13  | 2.56  | 2.52         | 3.84  | 3.76         |
| 0x04  | 1.96  | 1.95         | 2.94  | 2.91 | 0x14  | 2.60  | 2.56         | 3.90  | 3.82         |
| 0x05  | 2.00  | 1.98         | 3.00  | 2.96 | 0x15  | 2.64  | 2.59         | 3.96  | 3.87         |
| 0x06  | 2.04  | <b>2</b> .02 | 3.06  | 3.02 | 0x16  | 2.68  | 2.63         | 4.02  | 3.93         |
| 0x07  | 2.08  | 2.06         | 3.12  | 3.08 | 0x17  | 2.72  | 2.67         | 4.08  | 3.99         |
| 0x08  | 2.12  | 2.10         | 3.18  | 3.13 | 0x18  | 2.76  | <b>2</b> .71 | 4.14  | <b>4.0</b> 5 |
| 0x09  | 2.16  | 2.14         | 3.24  | 3.19 | 0x19  | 2.80  | 2.75         | 4.20  | 4.10         |
| 0x0A  | 2.20  | 2.18         | 3.30  | 3.25 | 0x1A  | 2.84  | 2.79         | 4.26  | 4.16         |
| 0x0B  | 2.24  | <b>2.2</b> 1 | 3.36  | 3.30 | 0x 1B | 2.88  | 2.82         | 4.32  | <b>4.2</b> 2 |
| 0x0C  | 2.28  | 2.25         | 3.42  | 3.36 | 0x1C  | 2.92  | 2.86         | 4.38  | <b>4.2</b> 7 |
| 0x0D  | 2.32  | 2.29         | 3.48  | 3.42 | 0x1D  | 2.96  | 2.90         | 4.44  | 4.33         |
| 0x0E  | 2.36  | 2.33         | 3.54  | 3.48 | 0x1E  | 3.00  | 2.94         | 4.50  | 4.39         |
| 0x0F  | 2.40  | 2.37         | 3.60  | 3.53 | 0x 1F | 3.04  | 2.98         | 4.56  | 4.44         |

## It's a COB test result for reference only.

9.3 2 channel comparators and a two stage OPA with class AB output

| Register        | MISC2.b10 | MISC2.b13 | MISC2.b6 | MISC2.b7 | MISC3.b14/b15 |
|-----------------|-----------|-----------|----------|----------|---------------|
| Control signal  | OPEN      | PGAEN     | CMP1EN   | CMP2EN   | CMPO1/2       |
| One-PGA_One-CMP | 0         | 1         | 1        | 0        |               |
| One-OP_One-CMP  | 1         | 0         | 1        | 0        |               |
| Two CMPs        | 0         | 0         | 1        | 1        |               |

<sup>\*\*</sup>One PGA one comparator mode



| Register   | Control signal |    |     |     |     |
|------------|----------------|----|-----|-----|-----|
| MISC2.b4   | OFT_SEL0       | 0  | 1   | 0   | 1   |
| MISC2.b5   | OFT_SEL1       | 0  | 0   | 1   | 1   |
| Gain (V/V) | _              | 50 | 100 | 150 | 200 |



## \*\*One OPA one comparator mode



## \*\*Two comparators mode







## 9.4 Microphone with AGC(Auto Gain Control)

| Register        | MISC2.b10 | MISC2.b13 | MISC2.b11 | MISC2.b6 |
|-----------------|-----------|-----------|-----------|----------|
| Control signal  | OPEN      | PGAEN     | RECEN     | CMP1EN   |
| Mic-pre-amp_PGA | 0         | 1         | 1         | 1        |
| Mic-pre-amp_OP  | 1         | 0         | 1         | 1        |

## \*\*Mic-preamplifier PGA



| Register   | Control signal |    |     |     |     |
|------------|----------------|----|-----|-----|-----|
| MISC2.b4   | OFT_SEL0       | 0  | 1   | 0   | 1   |
| MISC2.b5   | OFT_SEL1       | 0  | 0   | 1   | 1   |
| Gain (V/V) |                | 50 | 100 | 150 | 200 |

#### Recommend value for R1/R2

| VCC            | R1 | R2   |
|----------------|----|------|
| 2 cell battery | 2K | N/A  |
| 3 cell battery | 2K | 7.5K |

## \*\*Mic-preamplifier OP



#### \*\*AGC function (CAGC=4.7nF)

| Register       | MISC2.b0/1 | MISC2.b2/3 | MISC2.b8 |
|----------------|------------|------------|----------|
| Control signal | HH_THR     | HH_ATT     | AGCEN    |

#### 1. Threshold voltage, detect OPA\_OUT voltage level > (VDD-VTH) or < (VSS+VTH)

| HH_THR[1:0] | 00    | 01  | 10    | 11*   |
|-------------|-------|-----|-------|-------|
| VTH         | -1.2V | -1V | -0.8V | -0.6V |
|             | 1.2V  | 1V  | 0.8V  | 0.6V  |

<sup>\*</sup>Recommend setting: HH\_THR[1:0]=11

#### 2. Attach time

| HH_ATT[1:0] | 00*     | 01   | 10     | 11   |
|-------------|---------|------|--------|------|
| Attach time | fastest | fast | medium | slow |

<sup>\*</sup>Recommend setting: HH\_ATT[1:0]=00

## 3. Decay time: 3.2mV/ms



AGC function can work on PGA mode only.



#### 9.5 Buzzer and speaker wake up

| Register       | MISC2.b10 | MISC2.b13 | MISC2.b12 | MISC2.b7 |
|----------------|-----------|-----------|-----------|----------|
| Function       | OPEN      | PGAEN     | HHEN      | CMP2EN   |
| Buzzer/SPK_PGA | 0         | 1         | 1         | 1        |
| Buzzer/SPK_OP  | 1         | 0         | 1         | 1        |

| Register       | MISC2.b14 |
|----------------|-----------|
| Function       | BUZEN     |
| Speaker (PWMN) | 0         |
| Buzzer (PA0)   | 1         |

## \*\*Buzzer/Speaker wake up circuit PGA



| Register   | Control signal |    |     |     |     |
|------------|----------------|----|-----|-----|-----|
| MISC2.b4   | OFT_SEL0       | 0  | 1   | 0   | 1   |
| MISC2.b5   | OFT_SEL1       | 0  | 0   | 1   | 1   |
| Gain (V/V) |                | 50 | 100 | 150 | 200 |

## \*\*Buzzer/Speaker wake up circuit OP



### 10. System Control

#### 10.1 Halt Mode & Wake up

TRSF16128A is changed into HALT mode (system clock stop, RTC stop by Option setup) when HALT instruction executed. It provides a power saving mode for those applications requiring a very low stand-by current. The RTC timer, PA0~PA3, PB0~PB5 and PC0~PC11 are supporting the wake-up MCU function when related I/O port raising/falling edge which selects by program. The program counter will be 04H when HALT instruction executed immediately; in addition, when wake up condition is occurred, MCU will release HALT state and program counter go-to next address after difference stable clock is delayed by option. During the Halt mode period, the SRAM will keep their previous data without changing.

#### **10.2 Watch Dog Timer Reset (WDT)**

| Symbol | Adr | Reset | RW | b15/b7 | b14/b6 | b13/b5 | b12/b4 | B11/b3 | b10/b2 | b9/b1 | b8/b0 | Description |
|--------|-----|-------|----|--------|--------|--------|--------|--------|--------|-------|-------|-------------|
| CIrWDT | 1DH | XX    | W  |        |        |        |        |        |        |       |       | Clear WDT   |

The watch dog timer (WDT) is used to reset whole chip when detect unexpected execution sequence of instructions caused by accident condition, avoiding dead lock of MCU program. Software shall run an "clear watch dog timer" (CLRWDT) instruction before this timer time out. It will generate a reset signal to reset whole system when WDT overflow.

WDT will be reset when wake-up from halt or after power on or software clear. In test mode, watch dog timer will be disabled no matter watch-dog-timer is time-out or not.

The reset watch dog timer code syntax is strongly recommended as: "CLRWDT = AR".

#### **10.3 Low Voltage Reset**

When VCC power is applied to the chip, the low voltage reset is initially enabled by default, it will be disabled when in halt mode. The internal system reset will be generated if VCC power below the voltage of LVR(option setup). The normal operation of LVR is always enable expect disable in HALT mode.

#### 10.4 Reset System

TRSF16128A reset is come from four signals which are power on reset, low voltage reset(LVR), external IO PC3 or PB3 pin (by option) and WDT overflow reset, as shown in Figure 10.1. A dedicated external resetb input pin (by option) is provided to reset this chip, which has 30K ohm pull up resistor. The operation frequency of MCU will go back to BANK0 mode when reset occurred.



Figure 10.1 Reset system block diagram

#### 10.5 Clock System Architecture

TRSF16128A clcok system supports internal ROSC(65.536MHz) for System Clock, and Low power RC oscillator(32768Hz  $\frac{-5\%@2.2V}{}$  ~ +15%@5.5V) for RTC function.



Figure 10.2 Clock System Diagram



## 11. Electrical Characteristics

## 11.1 Absolute Maximum Rating

| Parameters                  | Symbol | Value           | Unit |
|-----------------------------|--------|-----------------|------|
| DC Supply Voltage           | VCC    | <5.5            | V    |
| Input Voltage               | Vin    | -0.5 to VCC+0.5 | V    |
| Operating Temperature Range | Та     | 0 to 75         | ౮    |
| Storage Temperature Range   | Tstg   | -50 to 150      | င    |

#### 11.2 DC/AC Characteristics

VCC=3.0V, Ta=25°C unless otherwise noted

| Parameters                                  | Symbol | Minimum  | Typical             | Maximum  | Test Condition                                                        |
|---------------------------------------------|--------|----------|---------------------|----------|-----------------------------------------------------------------------|
| Operating voltage                           | VCC    | 2.2 V    | -                   | 5.5 V    |                                                                       |
| Operating frequency                         | Fbank0 | 4.096MHz |                     | 8.192MHz |                                                                       |
| (BANK0)                                     |        | ±3%      |                     | ±3%      |                                                                       |
| Operating frequency                         | Fbank7 |          | 32.768MHz           |          |                                                                       |
| (BANK7)                                     |        |          | ±3%                 |          |                                                                       |
| RC oscillator                               | Frc1   |          | 65.536MHz           |          |                                                                       |
| frequency                                   |        |          | ±3%                 |          |                                                                       |
| Low power RC                                | Frc2   | 32768Hz  |                     | 32768Hz  |                                                                       |
| oscillator frequency                        |        | -5%      |                     | +15%     |                                                                       |
| Halt Current                                | lhalt1 |          | 10uA                |          | All function off                                                      |
|                                             | ļ.     |          |                     |          |                                                                       |
| Operating Current                           | lop    |          | 5mA                 |          | no load                                                               |
| input high voltage<br>(PortA, PortB, PortC) | VIH    | 0.6 VCC  |                     |          | Without schmitt trigger                                               |
| input low voltage<br>(PortA, PortB, PortC)  | VIL    |          |                     | 0.5 VCC  | Without schmitt trigger                                               |
| input high voltage<br>(Portl)               | VIH    | 0.7 VCC  |                     |          | With schmitt trigger                                                  |
| input low voltage<br>(Portl)                | VIL    |          |                     | 0.3 VCC  | With schmitt trigger                                                  |
| output high voltage                         | Voh    | 0.95 VCC |                     |          | no load                                                               |
| output low voltage                          | Vol    |          |                     | 0.05 V   | no load                                                               |
| output high current                         | loh    |          | 16 mA               |          | Vout=VCC-0.4V,<br>PortA, B, C, I<br>select strength driving<br>option |
| output low current                          | lol    |          | -16 mA              |          | Vout=0.4V<br>PortA, B, C, I<br>select strength driving<br>option      |
| pull-down resistance                        | Rpd    |          | 50K/220K/<br>1M ohm |          | pins with pull-down,<br>Port A,B,C, I                                 |



## 12. Application Circuit

Application Circuit: Mono16-bit PWM output

#### **Notice:**

- 1. VCC Decoupling Cap 33uF should be close to IC within 0.5cm.
- 2. Power Path of VCC and VSS must pass through Decoupling Cap 33uF into IC.
- 3. Power Path of VPD and VCC must pass through Resistor 33 $\Omega$  into IC.



# **TRSF16128A**

# 13. Appendix:

## Appendix 1: PORT A PIN MAP RELATE TO FUNCTION

|                 |         | PORT     | A[3:0]   |   |
|-----------------|---------|----------|----------|---|
|                 | 3       | 2        | 1        | 0 |
| 2 Ch Comparator |         |          |          |   |
| SPI (Master)    |         |          |          |   |
| ICE             |         |          |          |   |
| IR 38K          | IR_38KO |          |          |   |
| EXT-RESETB      |         |          |          |   |
| EXT-INT         |         | EXT_INT1 | EXT_INTO |   |

#### Appendix 2: PORT B PIN MAP RELATE TO FUNCTION

|                 |    |   | PORT E      | 3[5:0] |         |     |
|-----------------|----|---|-------------|--------|---------|-----|
|                 | 5  | 4 | 3           | 2      | 1       | 0   |
| 2 Ch Comparator |    |   |             |        |         |     |
| SPI (Master)    | CS |   |             | SO(in) | SI(out) | CLK |
| ICE             |    |   |             |        |         |     |
| IR 38K          |    |   |             |        |         |     |
| EXT-RESETB      |    |   | EXT-RSTB(0) |        |         |     |
| EXT-INT         |    |   |             |        |         |     |



# **TRSF16128A**

#### Appendix 3: PORT C PIN MAP RELATE TO FUNCTION

|                 |       |       |       | PORT  | C[7:0]      |     |   |   |
|-----------------|-------|-------|-------|-------|-------------|-----|---|---|
|                 | 7     | 6     | 5     | 4     | 3           | 2   | 1 | 0 |
| 2 Ch Comparator | CAP2- | CAP2+ | CAP1- | CAP1+ |             | AGC |   |   |
| SPI (Master)    |       |       |       |       |             |     |   |   |
| ICE             |       |       |       |       |             |     |   |   |
| IR 38K          |       |       |       |       |             |     |   |   |
| EXT-RESETB      |       |       |       |       | EXT-RSTB(1) |     |   |   |
| EXT-INT         |       |       |       |       |             |     |   |   |

|                 | 11 | 10 | 9 | 8 |  |
|-----------------|----|----|---|---|--|
| 2 Ch Comparator |    |    |   |   |  |
| SPI (Master)    |    |    |   |   |  |
| ICE             |    |    |   |   |  |
| IR 38K          |    |    |   |   |  |
| EXT-RESETB      |    |    |   |   |  |
| EXT-INT         |    |    |   |   |  |

#### Appendix 4: PORT I PIN MAP RELATE TO FUNCTION

|                 | PORT        | I[1:0]      |
|-----------------|-------------|-------------|
|                 | 1           | 0           |
| 2 Ch Comparator |             |             |
| SPI (Master)    |             |             |
| ICE             | ICE_SCLK(I) | ICE_SD(I/O) |
| IR 38K          |             |             |
| EXT-RESETB      |             |             |
| EXT-INT         |             |             |

## 14. Power Line PCB Layout Guide

#### Notice:

- 1. VCC Decoupling Cap 33uF should be close to IC within 0.5cm.
- 2. Power Path of VCC and VSS must pass through Decoupling Cap 33uF into IC.
- 3. Power Path of VPD and VCC must pass through Resistor 33 $\Omega$  into IC.

#### **COB PCB layout Diagram:**



#### **SOP28 PCB layout Diagram:**





## **SOP16 PCB layout Diagram:**



#### **SOP8 PCB layout Diagram:**







### 15. Package: SOP8 / SOP16 / SSOP24 / SSOP28











### 16. SPI Operation Sequence:

```
A1.0 Initial Process
          set io[IOC_PB].b5
                                    // set output port
                                    // Enable SPI Control
          set io[STATUS].b8
          set io[PortB].b5
                                   // CS=1
          ar = io[SPI\_CTRL]
         set ar.b11
                                    // set ICS = 1
         io[SPI\_CTRL] = ar
A1.1 Sending Data Process
          clr io[PortB].b5
                                      // CS =0
          ar = io[SPI\_CTRL]
                                     //ICS = 0
         clr ar.b11
         io[SPI\_CTRL] = ar
SPI_write_data:
          io[SPI_DATA] = ar;
                                    // write data
                                     // set total byte number & send data
          ar = 0x12;
          ah = 0x10:
                                     // speed 16M
          io[SPI_CTRL] = ar;
                                     //set SEND = 1;
          call Check_Tran_OK
                                    // CS =1
          set io[PortB].b5
          ar = io[SPI\_CTRL]
                                     // ICS = 1
          set ar.b11
          io[SPI\_CTRL] = ar
Check Tran OK:
           ar = io[SPI\_CTRL]
           test ar.b7
           if eq jmp Check_Tran_OK
Check_Tran_OK_End:
           rets
```



## **TRSF16128A**

## 16-bit Multimedia Processor

```
A1.2 Receiving Data Process
         clr io[PortB].b5
                                     // CS =0
         ar = io[SPI\_CTRL]
                                      //ICS = 0
         clr ar.b11
         io[SPI\_CTRL] = ar
SPI_read_data:
          ar = 0x22;
                                     // set total byte number & receive data
          ah = 0x10;
                                     // speed 16M
          io[SPI_CTRL] = ar;
                                     //set RCV = 1;
          call Check_Tran_OK
         ar = io[SPI_DATA];
                                      // read data
          set io[PortB].b5
                                     // CS =1
          ar = io[SPI\_CTRL]
                                     //ICS = 1
          set ar.b11
          io[SPI\_CTRL] = ar
Check_Tran_OK:
          ar = io[SPI\_CTRL]
          test ar.b7
           if eq jmp Check_Tran_OK
Check_Tran_OK_End:
          rets
```



# 17. Revision history

| REVISION | DESCRIPTION                                                                                        | PAGE              | DATE       |
|----------|----------------------------------------------------------------------------------------------------|-------------------|------------|
| V1.0     | New establish                                                                                      |                   | 2018/6/20  |
| V1.1     | Add 9-2 ~ 9-5 sector                                                                               | 28~33             | 2018/6/28  |
| V1.2     | Add Power Line PCB Layout Guide                                                                    | 40~41             | 2018/9/26  |
| V1.3     | Modify Fbank2 to Fbank7                                                                            | 36                | 2018/10/30 |
|          | Modify Microphone Circuit                                                                          | 31~32             |            |
|          | Add DAC mode                                                                                       | 25                |            |
|          | Change working voltage 2.2Volt ~ 5.5Volt                                                           | 36                |            |
|          | At DAC mode, the working frequency range of BANKO (Flash memory) is from 4MHz to 8MHz.             | 3, 36             |            |
|          | At PWM mode, the working frequency range of BANKO (Flash memory) is only up to 4MHz.               | 3, 36             |            |
|          | At DAC mode, resistor $33\Omega$ can be removed and VPD is directly shorted to VCC.                | 3, 37, 40         |            |
|          | At PWM mode, resistor 33 $\Omega$ must be needed and VPD connects the resistor 33 $\Omega$ to VCC. | 3, 37, 40         |            |
| V2.0     | Modify SOP16 Package                                                                               | 42                | 2018/12/18 |
|          | Modify Microphone Circuit                                                                          | 31~32             |            |
|          | Add SPI Operation Sequence                                                                         | 43~44             |            |
|          | Modify Notice                                                                                      | 3, 36, 37, 40, 41 |            |
|          | Remove SPI Clock 32.768M                                                                           | 22                |            |
|          | Add Dynamic System Clock                                                                           | 28                |            |
| V2.1     | Add SSOP24 Package                                                                                 | 44                | 2019/5/2   |
|          | Modify GPIO VIH/VIL                                                                                | 38                |            |
|          | Add Touch Controller                                                                               | 25, 26            |            |