# **Design Procedure**

### Task #2

The following image shows a block diagram of the controller and the Datapath developed for the *line drawer* module.



The *line\_drawer* module is attached as *line\_drawer.sv*, its controller is attached as *line\_drawer\_controller.sv*, and the datapath is attached as *line\_drawer\_datapath.sv*. Next is the Algorithmic State Machine Chart with Datapath (ASMD) chart:



Important design decisions in the development of this module are summarized:

- Produces one point  $(x_0, y_0)$  on the line each clock cycle.
- Internal variables allow the module to capture a snapshot of the external world before starting the algorithm. This way, if a user wants to use this module, they don't need to hold the initial values of  $x_0$ ,  $y_0$ ,  $x_1$ , and  $y_1$  after the machine has started. The module will capture a snapshot and use them.
- The module produces a *write* signal which other modules can use since it is asserted TRUE when the machine is producing points on the line.
- Each control signal performs a small operation, which makes future modifications easier.
- Setting *write* and *done* is done in pulses. The Datapath knows to clear *done* and *write* when it is not receiving a *set done* or *set write* signal, respectively.

Finally, DE1 SoC task2.sv simply uses line drawer to draw a sample line as required.

### Task #3

The module *animation\_controller* attached as *animation\_controller.sv* and *animation\_datapath* attached as *animation\_datapath.sv*, use *line\_drawer* to produce an animation on the screen. The animation consists of a line that is rotating clockwise around a fixed point. The fixed point has coordinates (159, 150), and the other endpoint is at the border of the screen. A block diagram of this controller-datapath pair is shown next:



Now, having the block diagram, it is easier to draw the ASMD chart for this controller-datapath pair. From the ASMD chart in the next page, observe that the module clears the whole screen after drawing a line. Initially, the machine would draw a linear, clear it, and draw the next one. However, it was found to be too fast and not aesthetically pleasing. After some testing, I found it was more aesthetically pleasing and with a better speed by clearing the screen after each line-draw.



The RTL operation produced by *pick new coords* is the following:

| x0 ← if (cntr <= 319): cntr                | y0 ← if (cntr <= 319): 0;                   |
|--------------------------------------------|---------------------------------------------|
| else if (cntr <= 558): 319;                | else if (cntr <= 558): cntr - 319;          |
| else if (cntr <= 877): 318 – (cntr – 559); | else if (cntr <= 877): 239;                 |
| else if (cntr <= 1115): 0;                 | else if (cntr <= 1115): 239 – (cntr – 877); |
| x1 ← 159                                   | y1 ← 150                                    |

The animation\_controller and animation\_datapath are interconnected with line\_drawer from the previous task to produce the animation. The connections are done in DE1\_SoC\_task3.sv and are shown in the image:



#### Results

#### Overview

The module  $line\_drawer$  produces a point (x, y) on the line with provided endpoints  $(x_0,y_0)$  and  $(x_1, y_1)$  upon sense of an active-high start signal. Each point is produced during a clock cycle, and the module produces a ready signal when it is idle and ready to draw another line. The module also provides a write signal that can be used by a drawing module for convenience, although the ready and done signals are enough. The module works to specification and behaves as designed.

The modules *animation\_controller* and *animation\_datapath* make use of *line\_drawer* in order to draw a line that rotates clockwise around a fixed point on the screen which was chosen experimentally in terms of visual preference and which is (159, 150). The animation is smooth and meets performs as designed. One can clearly see the rotating line through a screen.

#### Task #2

#### **Line Drawer Controller**

The simulation is shown next.

- The testbench goes through various types of lines. Each control signal behaves as expected from the ASMD chart.
- The module follows through the state sequence of IDLE→CHECKING\_STEEP→FIXING\_STEEP→INITIALIZING→COMPUTING→IDLE, and so on.
- Each control signal is triggered at the correct moment. For example, *fix\_steep* is asserted for a clock cycle during FIXING\_STEEP if *is\_steep* is TRUE. Analogous is the case for *fix\_reversed* during FIXING REVERSED due to *is\_reversed*. All signals follow the behaviour from the ASMD.
- The decision\_var value is simulated since it is computed by the datapath. The controller however is indeed providing incr decision 2dy each time during a computation, and decr decision 2dx only

when the decision variable is negative. Furthermore, *incr\_x* always gets asserted during a computation, but *incr\_y* only when the decision variable is negative.



| < <filter>&gt;</filter>         |                                             |
|---------------------------------|---------------------------------------------|
| Flow Status                     | Successful - Fri May 01 14:22:46 2020       |
| Quartus Prime Version           | 17.0.0 Build 595 04/25/2017 SJ Lite Edition |
| Revision Name                   | DE1_SoC                                     |
| Top-level Entity Name           | line_drawer_controller                      |
| Family                          | Cyclone V                                   |
| Device                          | 5CSEMA5F31C6                                |
| Timing Models                   | Final                                       |
| Logic utilization (in ALMs)     | N/A                                         |
| Total registers                 | 3                                           |
| Total pins                      | 57                                          |
| Total virtual pins              | 0                                           |
| Total block memory bits         | 0                                           |
| Total DSP Blocks                | 0                                           |
| Total HSSI RX PCSs              | 0                                           |
| Total HSSI PMA RX Deserializers | 0                                           |
| Total HSSI TX PCSs              | 0                                           |
| Total HSSI PMA TX Serializers   | 0                                           |
| Total PLLs                      | 0                                           |
| Total DLLs                      | 0                                           |

# **Line Drawer Datapath**

The easy way to read the waveforms is to first check what signal gets asserted in the top part, and then see the effect at the bottom in the next clock cycle. For instance:

- At 300ps *calc\_is\_steep* is asserted and causes *is\_steep* to be false since the line has slope less than 1. Then at 350ps a new line is simulated with slope bigger than 1 and the module asserts *is\_steep*. The same occurs with *is\_reversed* between 400ps and 800ps.
- At 1100ps the signals *incr\_x* causes *x\_internal to increase*. Similarly, around 1800ps *incr\_y* causes *y\_internal* to increase with the appropriate *y\_step* of 1. Then *y\_step* is recalculated and becomes -1 which causes an increase of -1 in *y\_internal* as expected.
- The decision variable gets calculated according to *init* and gets initialized to 0 since 2\*(100)-200 is 0 (around ps 2400ps). Then at around 2900ps it becomes 200 because of *incr\_decision\_2dy* and then it becomes 800 due to increasing by 2\*dy which is 200 and decreasing by 2\*dx which turns out to be -200\*2=400. Which is what we expected in the simulation.
- The signals done and write are asserted after a *set\_done* or a *set\_write*, respectively and for one cycle.



| < <filter>&gt;</filter>         |                                             |
|---------------------------------|---------------------------------------------|
| Flow Status                     | Successful - Fri May 01 14:26:42 2020       |
| Quartus Prime Version           | 17.0.0 Build 595 04/25/2017 SJ Lite Edition |
| Revision Name                   | DE1_SoC                                     |
| Top-level Entity Name           | line_drawer_datapath                        |
| Family                          | Cyclone V                                   |
| Device                          | 5CSEMA5F31C6                                |
| Timing Models                   | Final                                       |
| Logic utilization (in ALMs)     | N/A                                         |
| Total registers                 | 132                                         |
| Total pins                      | 122                                         |
| Total virtual pins              | 0                                           |
| Total block memory bits         | 0                                           |
| Total DSP Blocks                | 0                                           |
| Total HSSI RX PCSs              | 0                                           |
| Total HSSI PMA RX Deserializers | 0                                           |
| Total HSSI TX PCSs              | 0                                           |
| Total HSSI PMA TX Serializers   | 0                                           |
| Total PLLs                      | 0                                           |
| Total DLLs                      | 0                                           |

# **Line Drawer**

This one is much easier to read since it attempts (and succeeds) to draw a line. The line starts at (50, 40) and ends at (60, 56), and it draws all the points in the middle which is the expected behavior.



| <pre>&lt;<filter>&gt;</filter></pre> |                                             |
|--------------------------------------|---------------------------------------------|
| Flow Status                          | Successful - Fri May 01 15:00:08 2020       |
| Quartus Prime Version                | 17.0.0 Build 595 04/25/2017 SJ Lite Edition |
| Revision Name                        | DE1_SoC                                     |
| Top-level Entity Name                | line_drawer                                 |
| Family                               | Cyclone V                                   |
| Device                               | 5CSEMA5F31C6                                |
| Timing Models                        | Final                                       |
| Logic utilization (in ALMs)          | N/A                                         |
| Total registers                      | 133                                         |
| Total pins                           | 71                                          |
| Total virtual pins                   | 0                                           |
| Total block memory bits              | 0                                           |
| Total DSP Blocks                     | 0                                           |
| Total HSSI RX PCSs                   | 0                                           |
| Total HSSI PMA RX Deserializers      | 0                                           |
| Total HSSI TX PCSs                   | 0                                           |
| Total HSSI PMA TX Serializers        | 0                                           |
| Total PLLs                           | 0                                           |
| Total DLLs                           | 0                                           |

# DE1\_SoC

The testbench draws a line from (185, 180) to (200, 210), which is done correctly. See also that the *write* signal is asserted during the whole computation process and only there.



Task #3

## **Animation Controller**

• Since the behaviour is fixed, it will always do the same operations in the same order, which is what we defined in the ASMD. Therefore, verifying this machine simply means making sure the waveforms confirm the ASMD specifications from design.

- The simulation jumps from  $y_0=0$  to  $y_0=239$  since otherwise the simulation would be thousands of cycles long (see t=1400ps).
- We can see *incr\_vertically* is asserted after each line is drawn during the clearing phase which makes the next line to be cleared (color=0) the next horizontal line on the screen (0 ps to 1400ps). The simulation asserts ready to simulate the line being drawn much faster to avoid an extremely long simulation.
- Then the machine starts telling the datapath to choose the coordinates for the animation (1700ps to the end). It also clears the screen after each line is drawn (ex: 2300ps and 2800ps). Naturally, color is set (1800ps and 2400ps) when drawing lines, and cleared when clearing the screen (2100, 2700).





## **Animation Datapath**

- First tests *clr\_P0* clears *P0* by making x0 and y0 zero. Then *set\_P1\_top\_right* which makes x1 be 239 and y1 be 0 (top right-corner of the screen).
- Then tests setting and clearing the color.
- Then pulse-start produces a start pulse.
- The signal  $incr\_vertically$  causes y0 and y1 to increase by 1 (used for clearing the screen).
- The signal *pick\_new\_coords* makes (x0,y0) be (0,0) and then x0 starts increasing (this is going through all the points at the top of the screen. It also sets (x1,y1) to (159, 150) which is the fixed point for the rotations.





### DE1 SoC

There are way too many cycles in an animation to show all of them, but the following shows confidence in the design:

- Starts by drawing the line (0,0) to (319,0) to clear the first line of the screen at 1ns. It does so until it reaches the line with y0=y1=239 (7919.9ns).
- At 7920.9 it starts drawing the line from (0,0) at the top-left to (159, 150). Which is the first line in the animation. Then it keeps drawing each line one by one and clearing the screen each time.



| < <filter>&gt;</filter>         |                                             |
|---------------------------------|---------------------------------------------|
| Flow Status                     | Successful - Fri May 01 14:58:27 2020       |
| Quartus Prime Version           | 17.0.0 Build 595 04/25/2017 SJ Lite Edition |
| Revision Name                   | DE1_SoC                                     |
| Top-level Entity Name           | DE1_SoC                                     |
| Family                          | Cyclone V                                   |
| Device                          | 5CSEMA5F31C6                                |
| Timing Models                   | Final                                       |
| Logic utilization (in ALMs)     | N/A                                         |
| Total registers                 | 215                                         |
| Total pins                      | 96                                          |
| Total virtual pins              | 0                                           |
| Total block memory bits         | 307,200                                     |
| Total DSP Blocks                | 0                                           |
| Total HSSI RX PCSs              | 0                                           |
| Total HSSI PMA RX Deserializers | 0                                           |
| Total HSSI TX PCSs              | 0                                           |
| Total HSSI PMA TX Serializers   | 0                                           |
| Total PLLs                      | 0                                           |
| Total DLLs                      | 0                                           |
|                                 |                                             |

# **Experience Report**

One challenge was to get an animation of the rotating line that wasn't too fast nor too slow. I spent some time playing around with the *clock\_divider* module and I figured that I needed to draw the same line a couple of times in the same spot before going to the next one. However, I found another fix that I liked more which was more elegant since it simplified the machine that I had at the time. The fix was to clear the screen after each line draw. When I tested, I felt that it was aesthetically looking better than all other alternatives I had tried, thus I stuck with this option which was satisfactory.

Initially, I also had very complex logic to draw the lines on the screen which made the animation\_controller/datapath ASMD chart very large. However, I noticed that I could abstract the logic of picking a new set of coordinates by simply having a signal that makes the datapath choose a new coordinate (*pick\_new\_coords*). Therefore making the ASMD chart much simpler and easier to implement. Now the controller only provides this signal to pick a new set of coordinates, and the circuit in the datapath makes sure the next coordinate is what I decided it would be for the animation (a rotating line, so it will keep a fixed endpoint while the other one moves along the border of the screen).

Regarding tips for future laboratories, the hardest part was figuring out how to make sequential logic in hardware, which is a new concept for us. Perhaps doing more examples by hand before working on the laboratory assignment might have made development much easier and less time consuming. So, my tip is to work more on practice problems before going to the laboratory assignment will save time.

Feedback about the laboratory is overall positive since I felt that I learned a lot. However, I think it might be beneficial to make future students solve a few problems before getting into this laboratory. I would imagine having a homework assignment that is due before this laboratory is posted that deals with ASMDs and sequential algorithms in hardware would help.

Estimated total time to complete the laboratory: Around 30 hours