

# **Faculty of Engineering and Technology**

# **Department of Electrical and Computer Engineering**

# **COMPUTER ARCHITECTURE**

**Project 2** 

Prepared by:

Rahaf Abushamma 1180010

Rahaf Baker 1180588

Saja Aljamal 1181005

**Instructor:** 

Dr. Ayman Hroub

# Abstract:

The objective of this project is to successfully design, model and simulate a simple Multi-Cycle Processor using Verilog HDL. The button-up design approach was used where each sub-module of the processor was first designed, coded, and tested. Once all sub-modules were designed and determined to be fully functional, they were instantiated into a structural module to form the MIPS processor. The processor was then tested by executing a set of MIPS instructions while verifying proper functionality and timing. Objective The objective of this project is to successfully design, model and simulate a MIPS Multi-Cycle Processor using Verilog HDL. The button-up design approach was used where each sub-module of the processor was first designed, coded, and tested. Once all sub-modules were designed and determined to be fully functional, they were instantiated into a structural module to form the MIPS processor. The processor was then tested by executing a set of MIPS instructions while verifying proper functionality and timing.

# Contents

| Abstract:                          | ii |
|------------------------------------|----|
| Theory                             | 1  |
| MIPS INSTRUCTIONS:                 | 1  |
| J-Type Instructions:               | 1  |
| R-Type Instructions:               | 2  |
| I-Type Instructions:               | 4  |
| COMPONENTS AND OPERATION:          | 6  |
| Implementation Design and Test:    | 10 |
| Instruction Memory:                | 10 |
| Data Memory:                       | 11 |
| MUX 2x1:                           | 13 |
| Register File:                     | 14 |
| ALU (Arithmetic and logical unit): | 16 |
| Control Unit:                      | 20 |
| Conclusion:                        | 25 |

# Table of figure:

| Figure 1:MIPS processor          | 6  |
|----------------------------------|----|
| Figure 2:Data Memory             |    |
| Figure 3: Register File          |    |
| Figure 4:State Diagram           |    |
| Figure 5:instruction Memory Test |    |
| Figure 6:Data Memory Test        |    |
| Figure 7:Register File Test1     |    |
| Figure 8: Register File Test2    |    |
| Figure9:Data Path                |    |
| Figure 10:System Test1           | 22 |
| Figure 11:System Test2           | 23 |

# Theory

### **MIPS INSTRUCTIONS:**

The project's processor design is based on the MIPS Reduced Instruction Set Computer (RISC) architecture and includes a subset of the MIPS Instruction set. MIPS Instructions are 24- bits wide and use one of the three following instruction types:

R-Type

| Cond <sup>2</sup> | Op <sup>5</sup> | SF <sup>1</sup> | Rd <sup>3</sup> | Rs <sup>3</sup> | Rt <sup>3</sup> | Unused <sup>7</sup>   |  |  |
|-------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|--|--|
| I-Type            |                 |                 |                 |                 |                 |                       |  |  |
| Cond <sup>2</sup> | Op <sup>5</sup> | SF <sup>1</sup> | Rt <sup>3</sup> | Rs              | 3 Imi           | mediate <sup>10</sup> |  |  |

J-Type

| Cond <sup>2</sup> | Op <sup>5</sup> | Immediate <sup>17</sup> |
|-------------------|-----------------|-------------------------|
|                   |                 |                         |

J-Type Instructions:

A. jump – j instruction

| 00 | 01100 | Immediate <sup>17</sup> |
|----|-------|-------------------------|
|    |       |                         |

Operation: PC <- PC[23:20] || Inst[16:0] || 00

Number of Cycles: 3

B. jump and link – jal instruction

|  | 00 | 01101 | Immediate <sup>17</sup> |
|--|----|-------|-------------------------|
|--|----|-------|-------------------------|

Operation: R7 < PC + 1

PC<- PC[23:20] || Inst[16:0] || 00

Number of Cycles: 3

C. Load upper immediate – lui instruction

| 00 | 01110 | Immediate <sup>17</sup> |
|----|-------|-------------------------|
|    |       |                         |

Operation: \$R1<- 0000000|| Inst[16:0]

PC<- PC+1

Number of Cycles: 5

# R-Type Instructions:

- A. Addition add instruction:
- 1. where condition:00 so the current instruction will execute

| 00 00011 | 0 | $Rd^3$ | Rs <sup>3</sup> | Rt <sup>3</sup> | UNUSED <sup>7</sup> |
|----------|---|--------|-----------------|-----------------|---------------------|
|----------|---|--------|-----------------|-----------------|---------------------|

Operation: Rd < -Rs + Rt

PC <- PC + 1

Number of Cycles: 4

2. where condition:01 Execute if equal, in other words, if the zero-flag bit is set. Otherwise, the current instruction can be treated as a NOP (no operation).

| 01 | 00011 | X | $Rd^3$ | $Rs^3$ | $Rt^3$ | UNUSED <sup>7</sup> |
|----|-------|---|--------|--------|--------|---------------------|
|----|-------|---|--------|--------|--------|---------------------|

Operation: if(ZF==1){ Rd < -Rs + Rt PC < -PC + 1

}

Number of Cycles: 4

3. where condition:10 Execute if not equal, in other words, if the zero-flag bit is cleared. Otherwise, the current instruction can be treated as a NOP (no operation).

| 10 | 00011 | X | $Rd^3$ | $Rs^3$ | $Rt^3$ | UNUSED <sup>7</sup> |
|----|-------|---|--------|--------|--------|---------------------|
|----|-------|---|--------|--------|--------|---------------------|

Operation: if(ZF!=1){

Rd < -Rs + Rt

PC <- PC + 1

}

Number of Cycles: 4

#### B. Subtraction – sub instruction:

1. where condition:00 so the current instruction will execute

| 00 | 00100 | 1 | $Rd^3$ | Rs <sup>3</sup> | $Rt^3$ | UNUSED <sup>7</sup> |
|----|-------|---|--------|-----------------|--------|---------------------|
|----|-------|---|--------|-----------------|--------|---------------------|

Operation: Rd<- Rs - Rt

PC <- PC + 1

Number of Cycles: 4

2. where condition:01 Execute if equal, in other words, if the zero-flag bit is set. Otherwise, the current instruction can be treated as a NOP (no operation).

| 01 00100 | 1 $Rd^3$ | Rs <sup>3</sup> | Rt <sup>3</sup> | UNUSED <sup>7</sup> |
|----------|----------|-----------------|-----------------|---------------------|
|----------|----------|-----------------|-----------------|---------------------|

Number of Cycles: 4

3. where condition:10 Execute if not equal, in other words, if the zero-flag bit is cleared. Otherwise, the current instruction can be treated as a NOP (no operation).

| 10 | 00100 | 1 | $Rd^3$ | $Rs^3$ | $Rt^3$ | UNUSED <sup>7</sup> |
|----|-------|---|--------|--------|--------|---------------------|
|----|-------|---|--------|--------|--------|---------------------|

Number of Cycles: 4

### C. Logical AND – AND instruction:

| 00 00000 | X | $Rd^3$ | Rs <sup>3</sup> | Rt <sup>3</sup> | UNUSED <sup>7</sup> |
|----------|---|--------|-----------------|-----------------|---------------------|
|----------|---|--------|-----------------|-----------------|---------------------|

Operation: Rd<- Rs AND Rt

PC <- PC + 1

Number of Cycles: 4

# D. Jump register – jr instruction:

| 00 00110 X | 1242 | $Rs^3$ 000 | UNUSED <sup>7</sup> |
|------------|------|------------|---------------------|
|------------|------|------------|---------------------|

Operation: PC<- Rs Number of Cycles: 3

E. comparison - cmp instruction:

| 00 00101 X | $Rd^3$ | Rs <sup>3</sup> | $Rt^3$ | UNUSED <sup>7</sup> |
|------------|--------|-----------------|--------|---------------------|
|------------|--------|-----------------|--------|---------------------|

Operation:if((Rs) 
$$<$$
(Rt)){  
PC  $<$ - PC + 1

Number of Cycles: 4

D.

# I-Type Instructions:

- A. Immediate addition: addi instruction
- 1. where condition:00 so the current instruction will execute

| 00 | 01000 | X | $Rt^3$ | Rs <sup>3</sup> | Immediate <sup>10</sup> |
|----|-------|---|--------|-----------------|-------------------------|
|    |       |   |        |                 |                         |

Operation: Rt <- Rs + (sign extended I[9:0])

Number of Cycles: 4

2. where condition:01 Execute if equal, in other words, if the zero-flag bit is set. Otherwise, the current instruction can be treated as a NOP (no operation).

| 01 | 01000 | X | $Rt^3$ | Rs <sup>3</sup> | Immediate <sup>10</sup> |
|----|-------|---|--------|-----------------|-------------------------|
|----|-------|---|--------|-----------------|-------------------------|

```
Operation: if(ZF==0){ 
 Rt<- Rs + (sign extended I[9:0]) 
 PC<- PC +1 
 }
```

Number of Cycles: 4

3. where condition:10 Execute if equal, in other words, if the zero-flag bit is cleared. Otherwise, the current instruction can be treated as a NOP (no operation).

| 10 | 01000 | X | Rt <sup>3</sup> | Rs <sup>3</sup> | Immediate <sup>10</sup> |
|----|-------|---|-----------------|-----------------|-------------------------|
|    |       |   |                 |                 |                         |

```
Operation: if(ZF!=0){
    Rt<- Rs + (sign extended I[9:0])
    PC<- PC +1
}
```

B. Immediate logic AND: andi instruction

| 00 | 00111 | X | $Rt^3$ | Rs <sup>3</sup> | Immediate <sup>10</sup> |
|----|-------|---|--------|-----------------|-------------------------|
|    |       |   |        |                 |                         |

Operation: Rt <- Rs AND (sign extended I[9:0])

PC < -PC + 1

Number of Cycles: 4

Number of Cycles: 4

C. Load Word: lw instruction

| oo   olool   X   Rt   Rs   Immediate. | 00 | 01001 | X | $Rt^3$ | Rs <sup>3</sup> | Immediate <sup>10</sup> |
|---------------------------------------|----|-------|---|--------|-----------------|-------------------------|
|---------------------------------------|----|-------|---|--------|-----------------|-------------------------|

Operation: Rt<- M[Rs + (sign extended I[9:0])]

PC <- PC + 1

Number of Cycles: 5

D. Store Word: sw instruction

| 00 | 01010 | X | $Rt^3$ | $Rs^3$ | Immediate <sup>10</sup> |
|----|-------|---|--------|--------|-------------------------|
|    |       |   |        |        |                         |

Operation: M[Rs + (sign extended I[9:0])]<- Rt

PC < -PC + 1

Number of Cycles: 4

E.Branch on equal: beq instruction

| 00 | 01011 | X | $Rt^3$ | Rs³ | Immediate <sup>10</sup> |
|----|-------|---|--------|-----|-------------------------|
|    |       |   |        |     |                         |

Operation: if (Rs = Rt) then

 $PC < -PC + 1 + ((sign extended I[9:0]) \parallel 00)$ 

else PC<- PC + 1 Number of Cycles: 3

#### **COMPONENTS AND OPERATION:**

The MIPS processor as shown in figure 1bellow design uses a total of 10 different major components. Some components appear in more than one instance and in different variations like the multiplexor.



Figure 1:MIPS processor

The major components and quantities used are as follows:

- Register
- Multiplexor
- Random Access Memory
- Sign Extend Module
- Register File
- Shift Module
- Concatenate Module
- Arithmetic Logic Unit
- Arithmetic Logic Unit Controller

**Multiplexor**: The Mux, is used to enable certain parts of the processor data path at a given time and is controlled by the Sequence Controller.

**ALU**: The Arithmetic Logic Unit (ALU) performs all of the major arithmetic and logical operations in the processor. Additionally, the ALU performs all of the shift operation with exception to a few 2-bit shift registers outside the ALU.

**Program Counter with Control Circuitry**: The Program Counter (PC) used in the project's processor design is actually a 24-bit register used to hold the address of the next instruction to be executed by the processor.

the PC\_Load signal can be set true in several different scenarios. The most obvious scenario is when the PC\_EN signal is set true by the Sequence Controller. This occurs when the Program Counter is loaded with the next instruction address, all other scenarios in which the PC\_LOAD signal is set true, enabling input loading of the Program Counter on the rising edge of clock.

**Data Memory**: This processor design uses the Data Memory as main storage devices. The Memory module is used to store the MIPS Instruction programs that get processed. The RAM module, shown in Figure 1, has 4 inputs and 1 output. All data and address inputs are 24-bits wide in order to support the rest of the processor architecture. The RAM depth can be any arbitrary size up to locations as the Address bus is 24-bits wide. There are also two single bit control signals, namely, MemRd and MemWt. Both control signals are controlled and generated by the Sequence Controller. On the rising edge of MemRd, the Register File content at the location specified by the Address (Addr) bus is placed on the output bus. The RAM module writes the content of the Data input into the Register File at the location specified by the Address bus on the rising edge of MemWt.



Figure 2:Data Memory

**Register File**: is similar to the RAM module, only it has dual ports while the RAM module only has a single port. Additionally, in reality the Register File is made from flip flops while RAM is made from DRAM or SRAM cells. This means that the Register File consumes more

power and will take up more area on a real chip but will also be much faster than RAM. Using registers for faster operation is one of the key features of a MIPS processor. The Register File, shown in Figure 2, has a total of 6 inputs and 2 outputs. All data inputs and outputs are 24-bits wide while the Address inputs are 3-bits wide. There are also two single bit control signals, namely RegWr. At the rising edge of Clock, the content of the Register File at the location specified by the Reg1 and Reg2 inputs are placed on the Reg1\_Data and Reg2\_data outputs, respectively. The Reg1 and Reg2 inputs are derived directly from the Rs (Inst[10-12]) and Rt (Inst[15-13]) fields of the instruction being executed. At the rising edge of RegWr, the content of the Write\_Data input is written to the Register File at the location specified by the Write\_Reg input.



Figure 3: Register File

**Sign Extend Module**: there two types of extensions Zero-extension for unsigned constants Sign-extension for signed constants, Control signal ExtOp indicates type of extension.

**Instruction memory**: This is the memory part that contains the instruction needed to be fetched so we can start executing it, this component will take the pc as an input which will be the address of the wanted instruction to be executed. This component can be modified in running time (dynamically) that's why we need to pre define the instructions to the memory so when it is running it will only be used to fetch the instructions from it.

# State Diagram:



Figure 4:State Diagram

# **Implementation Design and Test:**

To implement the design, Verilog HDL was used.

# **Instruction Memory:**

The instruction Memory Verilog design code is shown bellow

Test Results: Simulation results for the instruction Memory component is shown in Figure 5 bellow:

| l l l l l l l l l l l l l l l l l l l | 🌣 🕕 雅 🔏 💡 🛭     | [3] [3] (a) (b) (b) (b) (c) (c) (d) (d) (d) (d) (d) (d) (d) (d) (d) (d                      |
|---------------------------------------|-----------------|---------------------------------------------------------------------------------------------|
| InstructionMem                        | ₹X 🖟 untitled.a | we · · · · · · · · · · · · · · · · · · ·                                                    |
| & C 🖟 O 🖰 🗁                           |                 | 張 莊 莊 ② Q Q Q Q 🕵 🚜 🛠 🥦 🔨 👢 片 片 片 片 片 片 片 片 片 片 片 片 片 岩 左 🐄 🧏 % ※ 및 🙉 🔯 🔮 📗 ■■■ - 19 □ Bold |
| Signal name                           | Value           | 8 16 24 32 40 48 56 64 72 80 88 96                                                          |
| ⊟.π IM                                | 012850, 012851, | 012850, 012851, 012852, 012853, 012854, 012855, 012856, 012857 100 ns                       |
| ⊕ лг IM[0]                            | 012850          | 012850                                                                                      |
| ⊞ .Tur IM[1]                          | 012851          | 012851                                                                                      |
| ⊞ .rur IM[2]                          | 012852          | 012852                                                                                      |
| ⊞ лг IM[3]                            | 012853          | 012853                                                                                      |
| ⊞ лг IM[4]                            | 012854          | 012854                                                                                      |
| ⊞ .rur IM[5]                          | 012855          | 012855                                                                                      |
| ⊞ .ru IM[6]                           | 012856          | 012856                                                                                      |
| ⊞ .ru: IM[7]                          | 012857          | 912857                                                                                      |
|                                       | 000000          | 90000                                                                                       |
| ■ Instruction                         | 012850          | 012850                                                                                      |
|                                       |                 |                                                                                             |

Figure 5:instruction Memory Test

### Data Memory:

The Data Memory Verilog design code is shown bellow.

```
entity DataMemory is
               MemRead : in STD_LOGIC;
               MemWrite : in STD_LOGIC;

Address : in STD_LOGIC VECTOR(23 downto 0);

WriteData : in STD_LOGIC_VECTOR(23 downto 0);

ReadData : out STD_LOGIC_VECTOR(23 downto 0)
4 5 6 7 8
    end DataMemory;
    -- Assume starts at 0x100010000
                                          x"000000",
                                          x"000000",
                                           x"000000",
                                           x"000000",
                                          x"000000",
x"000000",
                                          x"000000",
                                          x"000000",
x"000000",
                                          x"000000",
                                          x"000000",
x"000000"
                                 );
    begin
         process( MemWrite, MemRead ) --only execute if one of them is 1
begin
              if (MemWrite = '1')then
                   DM((to_integer(unsigned(Address)))/3) <= WriteData; --3 byte per word
              end if;
              if (MemRead = '1')then
                    ReadData<= DM((to_integer(unsigned(Address)))/3) ; -- 3 byte per word
              end if;
         end process;
41
42
43
    -- enter your statements here -- end Behavioral;
```

Test Bench: The Test Bench program for the Data Memory design is shown bellow

```
0 100ns - 100ns
MIN.vhd
                      Tb_DataMemory.... TX DataMemory....
                                                      library IEEE;
use IEEE.std_logic_1164.all;
     use IEEE.Numeric STD.ALL
 5
 6
     entity Tb DataMemory is
     end Tb DataMemory;
 8
 9
     --}} End of automatically maintained section
11
12
13
     architecture behavior of Tb DataMemory is
     -- INPUTS
              signal tb Address : STD LOGIC VECTOR(23 downto 0):= (others =>'0');
14
              signal tb_MemRead : STD_LOGIC !='0'; signal tb_MemWrite : STD_LOGIC :='0';
15
16
17
18
              -- OUTPUTS
19
              signal tb_ReadData : STD_LOGIC_VECTOR(23 downto 0);
20
21
22
23
24
25
26
27
28
29
30
     begin
          uut: entity work.DataMemory(Behavioral)
         port Map (
         MemRead => tb MemRead,
         MemWrite => tb MemWrite,
         Address => tb_Address,
         WriteData => tb WriteData,
         ReadData => tb ReadData
             );
          stim proc : process
         begin
31
              --write two mem location
              tb_Address <= x"000000"
              tb WriteData <=x"010010"
34
              tb MemWrite <= '0';
35
              wait for 10 ns;
tb_MemWrite <= '1';</pre>
36
              wait for 10 ns;
tb_MemWrite <= '0';</pre>
37
39
              wait for 10 ns;
              assert(MemWrite = '0') report "Just wrote Mem "severity NOTE;
tb Address <= x"000003" ;</pre>
40
41
              tb_WriteData <=x"010011"</pre>
42
43
              tb MemWrite <= '0';
              wait for 10 ns;
tb_MemWrite <= '1';</pre>
44
45
              wait for 10 ns;
tb_MemWrite <= '0';</pre>
46
47
48
              wait for 10 ns;
```

```
wait for 10 ns;
         --Read Code
        tb Address <= x"0000000";
        tb_MemRead <= '0';
        wait for 10 ns;
        tb MemRead <= '1';
        wait for 10 ns;
        tb MemRead <= '0';
        wait for 10 ns;
        assert(MemWrite = '0') report "Just wrote Mem "severity NOTE;
        tb_Address <= x"000003";
        tb MemRead <= '0';
        wait for 10 ns ;
tb_MemRead <= '1';</pre>
        wait for 10 ns;
        tb_MemRead <= '0';
        wait for 10 ns;
        assert false
    report "End"
    severity failure;
    end process;
     -- enter your statements here --
end behavior;
```

Test Results: Simulation results for the Data Memory component is shown in Figure 6 bellow:



Figure 6:Data Memory Test

#### **MUX 2x1:**

the mux were building to select between the zero flag and set flag , because all the instruction need set flag except the instruction in condition 01 and 10, so we need to use mux ,The MUX Verilog design code is shown in Figures 5

```
-- the entity of Mux2x1 to select between zero flag or set flag
entity mux2tol is
  port (zero_flag, set_flag, control : in std_logic;
    Zero_flag_orSetFlag_out : out std_logic);
end mux2tol;

architecture behaviour of mux2tol is
begin
  process (zero_flag, set_flag, control)
  begin
  if control = '0' then
    Zero_flag_orSetFlag_out <= zero_flag;
  else
    Zero_flag_orSetFlag_out <= set_flag;
  end if;
end process;
end behaviour;</pre>
```

### Register File:

The Register File unit is a digital circuit that is used to design computer processors. It is a memory unit, it provide quick access to data stored in the registers by stores the values of a number of registers in our case the number of registers are 8 (0-7) that can be represented in 3 bits.

Each register in the register file can store one data value that in our cas can be 24bit, which the processor can generate as an operand for logical and mathematical operations (ALU input). The computer's main memory (data memory) can also receive and send values from the registers.

To build the register file, the first step is to define the input and output port of the component as shown in the figure below, first by using the generic type parameter (that allow us to specify a value of parameters to use them to determine the properties of array for example) we have define two components that are the number of registers and the length of each register (how many bits can store) to use them to define the length of some port, then to define the input and output port we use the port that is interface to a VHDL component or entity, for the inputs we have clk that represent the clock, writeEnable that represent the enable bit that decide if we want to write into a register or not, writeAddress that represent the address of the register that we want to write the data on it usually it is Rd but in some cases it can be Rt, dataIn represent the data that we want to write it inot the register that came from the ALU or data memory, RA,RB that represent the address of the registers that we want to read the data from it, usually they are the registers Rs, Rt. For the output ports, we have BUSA that represent the value that stored in the address of RA, BUSB represent the value that stored in the address of RB.

```
library ieee;
use ieee.std logic 1164.all;
use ieee.numeric std.all;
entity registerfile is
  generic (
    numberOfRegister : integer := 8;
    registerLength : integer := 24);
  port (
    clk
               : in std_logic;
    writeEnable
                         : in std logic;
    writeAddress
                     : in unsigned(2 downto 0);
    dataIn : in std logic vector(registerLength-1 downto 0);
    RA : in unsigned(2 downto 0);
    RB : in unsigned(2 downto 0);
    BUSA: out std_logic_vector(registerLength-1 downto 0);
BUSB: out std_logic_vector(registerLength-1 downto 0)
end entity;
```

And the way that the register file work is shown in the figure below, first we define an array that represent the data that stored in every register address (filled with random data) for example if RA was equal 101 that is 5 then BUSA will be equal the address on the indes number 4 in array that is 010001, and if writeAddress was equal 011 then the data that came from ALU or data memory will be stored in the address number 3 in the register file, and to do this we make the write process be in the rising edge of the clock, so whenever this happen it will take the value of the dataIn and store it on the address that equal the value of writeAddress such as registers(to\_integer(writeAddress)) <= dataIn, and if we want to take the data from the register file we use this command BUSA <= registers(to\_integer(RA)), that here take the value of RA and convert it to integer that represent the address of where the data is store, and put this data into the output port that is BUSA

```
architecture regfile of registerfile is
  type array0fRegisters is array(0 to number0fRegister-1) of std_logic_vector(registerLength-1 downto 0);
  signal registers : array0fRegisters:=(X"000000",X"000001", X"000001", X"010001",X"010001",X"110001",X"110001",X"110001",X"011101");
begin
  process(clk)
  begin
    if rising_edge(clk) then
        if writeEnable = '1' then
            registers(to_integer(writeAddress)) <= dataIn;
        end if;
    end if;
  end process;

BUSA <= registers(to_integer(RA));
BUSB <= registers(to_integer(RB));
end architecture:</pre>
```

#### **Testing**:

The figures below show a simulation of the register file, we have the writeenable=1, means that we will write into the register file on the address 5 that is saved in writeAddress, and we have the value of RA=4, and RB =6, first we can see in the second image that the value of the address 5 is still have the old value when clk =0, but when clk became 1 as shown in the first image the value on the address 5 is changed and become equal to dataIn, and then the value of BUSA and BUSB become equal to the value on the address 4 and 6 that the address on RA,RB

| Signal name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Value                                         |               | 8 16 24 32 40 48 56 64                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------|---------------------------------------------------------------------------------|
| <b>□ π</b> registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 000000, 000001, 000011, 001001, 010001, 00001 |               | 4 244 708 478 ps 000000, 000001, 000011, 001001, 010001, 000010, 110001, 011101 |
| ⊕ JII registers[0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 000000                                        |               | 00000                                                                           |
| ⊕ JII registers[1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 000001                                        |               | 00001                                                                           |
| ⊕ JT registers[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 000011                                        |               | 000011                                                                          |
| <b>⊞ J</b> II registers[3]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 001001                                        |               | 001001                                                                          |
| ⊕ JII registers[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 010001                                        |               | 010001                                                                          |
| ⊕ JU registers[5]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 00001D                                        | $\overline{}$ | 00001D                                                                          |
| ⊕ лг registers[6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 110001                                        |               | 110001                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 011101                                        |               | 011101                                                                          |
| ■ clk                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0                                             |               |                                                                                 |
| ■ writeEnable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1                                             |               |                                                                                 |
| writeAddress     writeAddress | 5                                             |               | 5                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 00001D                                        |               | 000010                                                                          |
| RA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                             |               | 4                                                                               |
| RB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                             |               | 6                                                                               |
| ■ BUSA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 010001                                        |               | 010001                                                                          |
| ■ BUSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 110001                                        |               | 110001                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                               |               |                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                               |               |                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                               |               |                                                                                 |

Figure 7:Register File Test1

| Signal name       | Value                                          |
|-------------------|------------------------------------------------|
| □ JT registers    | 000000, 000001, 000011, 001001, 010001, 10100. |
| ☐ JI registers[0] | 000000                                         |
| ☐ JJ registers[1] | 000001                                         |
|                   | 000011                                         |
|                   | 001001                                         |
|                   | 010001                                         |
|                   | 101001                                         |
|                   | 110001                                         |
| ⊕ лг registers[7] | 011101                                         |
| ► clk             | 0                                              |
| writeEnable       | 1                                              |
|                   | 5                                              |
| ⊕ ▶ dataln        | 00001D                                         |
| ⊕ ► RA            | 4                                              |
| ⊕ ► RB            | 6                                              |
| ■ BUSA            | 010001                                         |
| ■ BUSB            | 110001                                         |

Figure 8: Register File Test2

# ALU (Arithmetic and logical unit):

start building an ALU, we define an two input register, define an input ZeroFlagorSetFlag, ALU condition ALU opcode as input and ALU out, Zero flag as output, every register size is 24 bit, condition 2 bit, Opcode 5 bit and ALU out 24 bit.

```
-- the entity of ALU of 24- bit
entity ALU is
port(
Reg1, Reg2 : in std_logic_vector(23 downto 0); -- 2 inputs 24-bit
ALU_Out : out std_logic_vector(23 downto 0); -- 1 output 24-bit of ALU_out
Zero_flag_orSetFlag : in std_logic; -- one bit for zero flag that could be input and output
ALU_Condition : in std_logic_vector(1 downto 0); -- 2 bit for the condition
ALU_Opcode : in std_logic_vector(4 downto 0); -- 5 bit for the opcode
zeroFlag : out std_logic -- zero| flag
);
end;
```

start build the Behavioral of ALU, start process on the input of ALU in ALU we have 2 input for register, 3 input control signal that they exist from control unit.

### RType:

ADD: we check on the opcode ,ALU condition and ZeroflagOrSetFlag (output from mux) if all values are true the ALU will add the two register together then save the result on ALU Out (output of ALU), Add not change on the zero flag value so the zero flag will be the same value from previous instruction .

ADDEQ: we check on the opcode ,ALU condition, then we must check on the result of zero flag ,is executed if and only if the zero flag bit has the value of 1, so after the output of mux will pass the result of zero flag then check it, depend on it will executed or not.

if the zero flag zero is 0, the instruction not executed and will be a NOP operation that will express it with null.

```
architecture Behavioral of ALU is
begin

process(Reg1,Reg2,ALU_Opcode,ALU_Condition,Zero_flag_orSetFlag)
begin

--RType

if (ALU_Opcode = "00011" and ALU_Condition = "00" and Zero_flag_orSetFlag='0') then -- ADD
ALU_Out <= Reg1 + Reg2;

elsif (ALU_Opcode = "00011" and ALU_Condition = "01") then -- ADDEQ
    if (Zero_flag_orSetFlag='1') then -- the result of mux it will pass a zero flag
        ALU_Out <= Reg1 + Reg2;
    else
        null; -- NOP
end if;</pre>
```

ADDNE:we check on the opcode ,ALU condition , then we must check on the result of zero flag ,is executed if and only if the zero flag bit has the value of 0, so after the output of mux will pass the result of zero flag then check it , depend on it will executed or not . if the zero flag zero is 1 , the instruction not executed and will be a NOP operation that will express it with null .

```
elsif (ALU_Opcode = "00011" and ALU_Condition = "10") then -- ADDNE
   if (Zero_flag_orSetFlag='0') then -- the result of mux it will pass a zero flag
        ALU_Out <= Reg1 + Reg2;
   else
        null; -- NOP
   end if;

elsif (ALU_Opcode = "00100" and ALU_Condition = "00" and Zero_flag_orSetFlag='0') then -- SUB -
        ALU_Out <= Reg1 - Reg2;</pre>
```

#### Testing:

All the instruction has a set flag to zero, except ADDEQ, ADDNE

ADD: for the test of ADD , the value of registers (Reg1) is 1 and (Reg2) is 3 , the result will be in ALU out is 4 , but the instruction will executed if the opcode is 3  $\Rightarrow$  00011 , the condition is 00 , the zero flag not set because the ADD not set the value of zero flag , the ZeroFlag and SetFlag will be 0  $\Rightarrow$  the output of the mux will access the setflag and it's will be zero.



SUB: for the test of SUB, the value of registers (Reg1) is 3 and (Reg2) is 1, the result will be in ALU out is 2, but the instruction will executed if the opcode is  $4 \Rightarrow 00100$ , the condition is 00, the zero flag not set because the SUB not set the value of zero flag, the ZeroFlag and SetFlag will be  $0 \Rightarrow$  the output of the mux will access the setflag and it's will be zero.



SUBSF: for the test of SUBSF, the value of registers (Reg1) is 1 and (Reg2) is 1, the result will be in ALU out is 0, but the instruction will executed if the opcode is 3  $\Rightarrow$  00011, the condition is 00, the SUBSF can set the value of zero flag that if the result of ALU out is zero, so the zero flag will set 1 as shown in the figure below, and the zeroflagOrsetflag will be 1, that the output of mux that will pass the value of set value that will be 1 of SUBSF.



AND: for the test of AND, the value of registers (Reg1) is 3 and (Reg2) is 1, the result will be in ALU out is 1, but the instruction will executed if the opcode is  $0 \Rightarrow 00000$ , the condition is 00, the zero flag not set because the AND not set the value of zero flag, the ZeroFlag and SetFlag will be  $0 \Rightarrow$  the output of the mux will access the setflag and it's will be zero.

#### AND:

Reg1:000000000000000000000011

as we see in the figure the result show as we calculated.



CMP: for the test of CMP, the value of registers (Reg1) is 3 and (Reg2) is 1, the instruction will executed if the opcode is  $5 \Rightarrow 00101$ , the condition is 00, the zero flag will set if Reg1<Reg2 it set 1, the

#### Sign or Zero Extend.

we use in this project a zero extend so in the code below the data in will be 10 bit and the data out will be 24 bit, the extend on bit will be zero.

### Shift By four:

in the shift entity start define a one input that 17 bit and one output 17 bit , then the output will be shift by 4 zeros.

```
-- the library that needed
library ieee;

use ieee.std_logic_1164.all;

use ieee.std_logic_signed.all;

entity shift is
    port(
    datain : in std_logic_vector(16 DOWNTO 0);
    dataout: out std_logic_vector(16 DOWNTO 0)
    );

end;

-- the behavioral of shift entity

architecture shiftbyfour of shift is

begin
    -- shift by 4 |
    dataout<= datain(12 downto 0) & "0000";

end;
```

#### test:

in the figure below, we see that the input has been shifted by 4.



Figure 9:Shift Test

#### **Control Unit:**

There are two control units that are the main control unit, and PC control unit, the main control unit of a multi-cycle processor is in charge of producing the control signals that direct the flow of data through the processor's many stages. Each clock cycle, the control unit decodes the instructions from that came from the fetch stage and creates the necessary signals to turn on the appropriate functional units, such as the ALU, memory, and input/output units. For one instruction to be executed in a multi-cycle processor.

In the main control unit we generate the signals (RegDest, ExtOp, ALUSrc, AluOp, MEMRd, MEMWr, WBdata, PCSrc, RegWr, condop, zerofsetfcontrol, JorB, DworImm), the RegDist signal is to decide which register should be the destination register, ExtOp it is used to make the extender to choose to extend the number by sign or not, the ALUSrc it is the selection bit of a mux that choose from the register value or the immediate value to be the input of the ALU, AluOp decide the operation of the instruction that will be running inside the ALU, MEMRd to define if there is a need to read from the memory or not, and MEMWr is to check if the instruction need to write to memory or not, WBdata it is the selection bit of the mux that choose from the ALU result ans the memory output to write it on the register, PCSrc it is used as a selection line to choose which pc address to use, RegWr to enable the writing on register in the register file, condop to send the cond bits to ALU, zerofsetfcontrol is the selection bit of the mux that decide between the zero flag bit or the set flag bit that will be the input of the ALU, JorB decide if the instruction is jump or branch, DworImm to decide wich to write on the register the output from the write back or the value of the PC.

# The truth table for the control unit:

| INST       | RegDest | ExtOp | ALUSrc | AluOp | MEMRd | MEMWr | WBdata | PCSrc | RegWr | condop | Zerofsetf control | JorB |
|------------|---------|-------|--------|-------|-------|-------|--------|-------|-------|--------|-------------------|------|
| ADD        | 01      | 0     | 0      | 00011 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | X    |
| ADDEQ      | 01      | 0     | 0      | 00011 | 0     | 0     | 00     | 00    | 1     | 01     | 0                 | X    |
| ADDNE      | 01      | 0     | 0      | 00011 | 0     | 0     | 00     | 00    | 1     | 10     | 0                 | Х    |
| ADDI       | 00      | 0     | 1      | 01000 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | Х    |
| ADDIE<br>Q | 00      | 0     | 1      | 01000 | 0     | 0     | 00     | 00    | 1     | 01     | 0                 | Х    |
| ADDIN<br>E | 00      | 0     | 1      | 01000 | 0     | 0     | 00     | 00    | 1     | 10     | 0                 | Х    |
| SUBSF      | 01      | 0     | 0      | 00011 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | X    |
| SUBISF     | 00      | 0     | 1      | 01000 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | X    |
| AND        | 01      | 0     | 0      | 00000 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | х    |
| CAS        | 01      | 0     | 0      | 00001 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | Х    |
| LWS        | 01      | 0     | 0      | 00011 | 1     | 0     | 01     | 00    | 1     | 00     | 1                 | X    |
| SUB        | 01      | 0     | 0      | 00100 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | X    |
| SUBEQ      | 01      | 0     | 0      | 00100 | 0     | 0     | 00     | 00    | 1     | 01     | 0                 | X    |
| SUBNE      | 01      | 0     | 0      | 00100 | 0     | 0     | 00     | 00    | 1     | 10     | 0                 | X    |
| CMP        | XX      | 0     | 0      | 00101 | 0     | 0     | 00     | 00    | X     | 00     | 1                 | X    |
| JR         | 00      | 0     | 1      | 00011 | 1     | 0     | 01     | 00    | 1     | 00     | 1                 | X    |
| ANDI       | 00      | 0     | 1      | 00111 | 0     | 0     | 00     | 00    | 1     | 00     | 1                 | X    |
| LW         | 00      | 0     | 1      | 00011 | 1     | 0     | 01     | 00    | 1     | 00     | 1                 | х    |
| SW         | XX      | 0     | 1      | 00011 | 0     | 1     | XX     | 00    | 0     | 00     | 1                 | X    |
| BEQ        | XX      | X     | X      | 00100 | 0     | 0     | XX     | 10    | Х     | 00     | X                 | 1    |
| J          | XX      | X     | X      | 01100 | 0     | 0     | XX     | 01    | Х     | 00     | X                 | 0    |
| JAL        | 10      | X     | X      | 00011 | 0     | 0     | 10     | 10    | 00    | 00     | X                 | 1    |
| LUI        | 11      | X     | X      | 00011 | 0     | 0     | XX     | 10    | 00    | 00     | Х                 | X    |

# **Data Path**

The component in yellow it represent the entity component (Instruction Memory, Register File, ALU, MUXs, Shift, Extent, Memory data, WB mux), the component in green is the process code that have if statement the program generate a component for them.



#### **Result:**

The below figures show the test for the whole system when the opcode is for ADD and the cond=00



Figure 10:System Test1

| Signal name                      | Value             | 200 400 600 800 1000 1200 1400 |  |  |  |
|----------------------------------|-------------------|--------------------------------|--|--|--|
| ⊞.лr R7                          | 7                 | 293 207 073 ps 7               |  |  |  |
| ⊞.rur R1                         | 1                 | 1                              |  |  |  |
| ☐ lengthofimmediate              | 10                | 10                             |  |  |  |
| <b>⊞ .</b> III data_outImmadiate | 000000            | 90000                          |  |  |  |
| ⊞ .⊓r buffer2data                | 00000000000000000 | 00000000000000                 |  |  |  |
| <b>⊞</b> .⊓ dataInBuffer         | 00000000000000000 | 00000000000000                 |  |  |  |
| ⊞ лг MuxALu                      | 000000            | 00000                          |  |  |  |
| ⊞.⊓r ALU_Out                     | 000000            | 00000                          |  |  |  |
| лг Zero_flag_orSetFlag           | 1                 |                                |  |  |  |
| лг ZeroFlag                      | 1                 |                                |  |  |  |
| лг SetFlag                       | 0                 |                                |  |  |  |
| ⊞ .⊓r buffer3data                | 00000000000       | 0000000000                     |  |  |  |
| ⊞ .Tur dataInBuffer3             | 00000000000       | 9000000000                     |  |  |  |
| ⊞ .Tur dataInBuffer4             | UUUUU000000000000 | UUUUU00000000000               |  |  |  |
| ⊞ .Tur dataInBuffer5             | UUUUU000000000000 | UUUUU0000000000                |  |  |  |
| ⊞ .TLF Address_Memory            | 000000            | 00000                          |  |  |  |
| ⊞ .TLF DataMemory                | 000000            | 00000                          |  |  |  |
| ⊞ .rur ReadData                  | UUUUUU            | 000000                         |  |  |  |
| <b>⊞</b> .⊓∟ WriteData           | 000000            | 00000                          |  |  |  |
| ⊞ .⊓r WriteDataout               | 000000            | 00000                          |  |  |  |
| ⊞ .⊓r ShiftOutput                | 000000            | 000000                         |  |  |  |
| JUL JorJR                        | 0                 |                                |  |  |  |
| ⊞лгх1                            | 08                | ( 08                           |  |  |  |
| ⊞лгх2                            | 000000            | 00000                          |  |  |  |
| ⊞лгх3                            | 000000            | 00000                          |  |  |  |
| лг expression                    | 1                 | 1                              |  |  |  |
| ■ clock                          | 0                 |                                |  |  |  |

Figure 11:System Test2

# The Design For each component:

# **1. ALU**



# 2. Instruction Memory



# 3.Data Memory



#### 4. Register file



#### 4. Shift



#### 5. Extender



# **Conclusion:**

This project was very helpful since it helped us to increase our understanding and comprehension of MIPs architecture, and getting more familiar with it and since we implemented and simulated using an HDL, and also it helped us getting more knowledge to use VHDL language, and (active-HDL tool) hardware design tools in general. The only hardship that we faced when we were implementing this project was connecting all the components into a single data—path which will be the whole processor