#### **DAY #6**

# 30 DAYS OF VERILOG

## AIM - TO IMPLEMENT 4X1 MULTIPLEXER

A **4x1 multiplexer** is a digital circuit that selects one of four data inputs and routes it to a single output based on the values of two select lines.

- Inputs: The 4x1 multiplexer has four data inputs, labeled as I0, I1, I2, and I3.
- Selection Lines: It also has two select lines, S0 and S1, which determine which input is connected to the output.
- Output: The output is denoted as Y.

## Truth Table -

| INP   | INPUTS         |                |
|-------|----------------|----------------|
| $S_1$ | S <sub>0</sub> | Y              |
| 0     | 0              | A <sub>0</sub> |
| 0     | 1              | A <sub>1</sub> |
| 1     | 0              | A <sub>2</sub> |
| 1     | 1              | A <sub>3</sub> |

#### Schematic -



# Verilog Code-

#### Waveform -

