# Verilog Testbench

### How to Write Testbench?

- · Create a test module template
- -Declare inputs to the module-under-test (MUT) as "reg", and the outputs as "wire".
- -Instantiate the MUT.
- Initialization
- -Assign some known values to the MUT inputs.
- Clock generation logic
- -Various ways to do so.
- May include several simulator directives
- -\$monitor, \$finish.

### Association of identifiers **Testbench** Module module t\_circuit; **module** circuit (C,A,B) **reg** t\_A, t\_B; wire t C; input A,B; parameter stop\_time =100; circuit M (t\_C, t\_A, t\_B); output C; //stimulus generation for t\_A, t\_B goes here //Module body initial # stop\_time \$finish endmodule endmodule

## initial begin A = 0; B = 0; #10 A = 1; #20 A = 0; B = 1; end At time 0, A and B are set to 0. Ten time units later, A is changed to 1. Twenty time units after (at t=30), A is changed to 0 and B to 1.

```
initial
begin
D = 3' booo;
repeat (7)
#10 D = D + 3' boo1;
end
```

```
2 to 1 line mux - testbench

mux_21 M1 (mux_out_tb, A_tb, B_tb, select_tb);

initial #stop_time $finish;

initial

begin

select_tb = 1; A_tb = 0; B_tb = 1;

#10 A_tb = 1; B_tb = 0;

#10 select_tb = 0;

#10 A_tb = 0; B_tb = 1;

end

initial

begin

$monitor("time = %od ",$time, "select = %b A = %b B = %b Out = %b", select_tb, A_tb, B_tb, mux_out_tb);

end
endmodule
```

### module mux\_21 (m\_out, A, B, select); output m\_out; input A, B; input select; assign m\_out = (select)? A:B; endmodule module mux\_21\_tb; wire mux\_out\_tb; reg A\_tb, B\_tb; reg select\_tb; parameter stop\_time = 120;