# 18-100 Lecture 19: Intro to AVR Assembly Programming

Tom Sullivan Dept of ECE, CMU March 29, 2012

Today's Goal: Get ready for Lab 9

Announcements:

Handouts: Atmel 8-bit AVR ATmega8 Databook (on Blackboard)

Atmel 8-bit AVR Instruction Set Manual (on Blackboard)

### Electrical & Computer ENGINEERING

CMU 18-100 S'12 L19-2 © 2012 J. C. Hoe

## Your Computer: Atmel ATmega8



[image from Wikipedia]

- ◆ ~\$3.00 each
  - may be ~10K gates
  - clock up to 16MHz
  - 1KB Data SRAM (8-bit words)
  - 8KB Program Memory (Flash)
- BTW, a modern high-end CPU (e.g., Intel Xeon)
  - billions of transistors (10+ cores)
  - many GHz (approaching 100 GFLOPs/sec)
  - 10s of MB in just caches





- Other details
  - instruction-to-binary encoding
  - data format and size
  - how to interface with the outside world?
  - protection and privileged operations
  - software conventions









CMU 18-100 S'12 L19-7 © 2012

## **Other ALU Instructions**

| Mnemonics      | Operands          | Description                              | Operation                           |  |
|----------------|-------------------|------------------------------------------|-------------------------------------|--|
| ARITHMETIC AND | LOGIC INSTRUCTION | NS                                       | 201                                 |  |
| ADD            | Rd, Rr            | Add two Registers                        | Rd ← Rd + Rr                        |  |
| ADC            | Rd, Rr            | Add with Carry two Registers             | Rd ← Rd + Rr + C                    |  |
| ADIW           | RdI,K             | Add Immediate to Word                    | Rdh:Rdl ← Rdh:Rdl + K               |  |
| SUB            | Rd, Rr            | Subtract two Registers                   | Rd ← Rd - Rr                        |  |
| SUBI           | Rd, K             | Subtract Constant from Register          | Rd ← Rd - K                         |  |
| SBC            | Rd, Rr            | Subtract with Carry two Registers        | Rd ← Rd - Rr - C                    |  |
| SBCI           | Rd, K             | Subtract with Carry Constant from Reg.   | Rd ← Rd - K - C                     |  |
| SBIW           | Rdl,K             | Subtract Immediate from Word             | Rdh:Rdl ← Rdh:Rdl - K               |  |
| AND            | Rd, Rr            | Logical AND Registers                    | Rd ← Rd • Rr                        |  |
| ANDI           | Rd, K             | Logical AND Register and Constant        | Rd ← Rd • K                         |  |
| OR             | Rd, Rr            | Logical OR Registers                     | Rd ← Rd v Rr                        |  |
| ORI            | Rd, K             | Logical OR Register and Constant         | Rd ← Rd v K                         |  |
| EOR            | Rd, Rr            | Exclusive OR Registers                   | Rd ← Rd ⊕ Rr                        |  |
| COM            | Rd                | One's Complement                         | Rd ← 0xFF – Rd                      |  |
| NEG            | Rd                | Two's Complement                         | Rd ← 0x00 – Rd                      |  |
| SBR            | Rd,K              | Set Bit(s) in Register                   | Rd ← Rd v K                         |  |
| CBR            | Rd,K              | Clear Bit(s) in Register                 | $Rd \leftarrow Rd \cdot (0xFF - K)$ |  |
| INC            | Rd                | Increment                                | Rd ← Rd + 1                         |  |
| DEC            | Rd                | Decrement                                | Rd ← Rd – 1                         |  |
| TST            | Rd                | Test for Zero or Minus                   | Rd ← Rd • Rd                        |  |
| CLR            | Rd                | Clear Register                           | $Rd \leftarrow Rd \oplus Rd$        |  |
| SER            | Rd                | Set Register                             | Rd ← 0xFF                           |  |
| MUL            | Rd, Rr            | Multiply Unsigned                        | R1:R0 ← Rd x Rr                     |  |
| MULS           | Rd, Rr            | Multiply Signed                          | R1:R0 ← Rd x Rr                     |  |
| MULSU          | Rd, Rr            | Multiply Signed with Unsigned            | R1:R0 ← Rd x Rr                     |  |
| FMUL           | Rd, Rr            | Fractional Multiply Unsigned             | R1:R0 ← (Rd x Rr) << 1              |  |
| FMULS          | Rd, Rr            | Fractional Multiply Signed               | R1:R0 ← (Rd x Rr) << 1              |  |
| FMULSU         | Rd, Rr            | Fractional Multiply Signed with Unsigned | R1:R0 ← (Rd x Rr) << 1              |  |

Page 282 Atmel 8-bit AVR ATmega8 Databook

Electrical & Computer ENGINEERING

CMU 18-100 S'12 L19-8 © 2012

# **Assembly Programming 101**

- Break down high-level program constructs into a sequence of elemental operations
- E.g. High-level Code

```
f = (g + h) - (i + j)
```

- Assembly Code
  - suppose g, h, i, j are in r15, r16, r17, r18 and do not need to be preserved

```
add r15, r16 ; r15 = g+h
add r17, r18 ; r17 = i+j
sub r15, r17 ; r15 = f
```

What if we do want to preserve r15~r18?



CMU 18-100 S'12 L19-9 © 2012 J. C. Hoe

## **General Instruction Classes**

- Arithmetic and logical operations
  - fetch operands from specified locations
  - compute a result as a function of the operands
  - store result to a specified location
  - update PC to the next sequential instruction
- Data movement operations
  - fetch operands from specified locations
  - store operand values to specified locations
  - update PC to the next sequential instruction
- Control flow operations

Page 20 Atmel 8-bit AVR Instruction Set Manual

- fetch operands from specified locations
- compute a branch condition and a target address
- if "branch condition is true" then PC ← target address

else  $PC \leftarrow$  next seq. instruction





CMU 18-10 S'12 L19-11 © 2012 J. C. Hoe

# Move Register to Register (Copy)

#### MOV - Copy Register

#### Description:

This instruction makes a copy of one register into another. The source register Rr is left unchanged, while the destination register Rd is loaded with a copy of Rr.

### Operation:

(i) Rd ← Rr

i) MOV Rd,Rr

Operands:  $0 \le d \le 31, 0 \le r \le 31$ 

Program Counter:

PC ← PC + 1

16-bit Opcode:

0010 11rd dddd rrrr

We wait until next time to see "load" (i.e., move memory to register) and "store" (i.e., move register to memory)

Page 101 Atmel 8-bit AVR Instruction Set Manual

Electrical & Computer ENGINEERING

CMU 18-100 S'12 L19-12 © 2012 J. C. Hoe

# **Assembly Programming 102**

- Break down high-level program constructs into a sequence of elemental operations
- E.g. High-level Code

f = (g + h) - (i + j)

- Assembly Code
  - suppose g, h, i, j are in r15, r16, r17, r18 and should be preserved; put result f in r19; assume r20 is "free"















- They are the only I/O operations you need know about
- Please do not feel free to experiment . . . .

When you fiddle with I/O, it is no longer an abstraction. Very real bad things can happen!!



Electrical & Computer ENGINEERING

CMU 18-100 S'12 L19-21 © 2012

## **Useful ALU Instructions**

◆ ADD Rd, Rr — Add registers Rd←Rd+Rr ADC Rd, Rr — Add registers w. carry Rd←Rd+Rr+C ◆ SUB Rd, Rr — Subtract registers Rd←Rd-Rr ◆ AND Rd, Rr — AND registers Rd←Rd•Rr ◆ OR Rd, Rr — OR registers Rd←Rd|Rr ◆ INC Rd Increment register Rd←Rd+1 DEC Rd Decrement register Rd←Rd-1 Left shift register ◆ LSL Rd Rd←Rd<<1 ◆ LSR Rd Right shift register Rd←Rd>>1 Right shift register ASR Rd Rd←Rd>>1 (sign-extend) ◆ ADIW Rd, k — 16-bit add register-R(d+1):Rd=R(d+1):Rd+k immediate

Electrical & Computer ENGINEERING

# Useful Data Movement Instructions

CMU 18-100 S'12 L19-22 © 2012 L.C. Hoe

| •        | LDI | Rd,K | <ul><li>Load Immediate</li></ul>            | Rd←K              |
|----------|-----|------|---------------------------------------------|-------------------|
| •        | LDS | Rd,k | <ul><li>Load from SRAM</li></ul>            | Rd←(k)            |
| •        | LD  | Rd,X | <ul> <li>Load register indirect</li> </ul>  | $Rd\leftarrow(X)$ |
| •        | STS | k,Rr | <ul> <li>Store data to SRAM</li> </ul>      | (k)←Rr            |
| •        | ST  | X,Rr | <ul> <li>Store register indirect</li> </ul> | (X)←Rr            |
| <b>♦</b> | IN  | Rd,P | <ul> <li>Read from port</li> </ul>          | Rd←P              |
| •        | OUT | P,Rr | <ul><li>Write to port</li></ul>             | P←Rr              |

Electrical & Computer ENGINEERING

CMU 18-100 S'12 L19-23 © 2012

## **Useful Control Flow Instructions**

- ◆ RJMP k Jump to k, where k is a memory address (label)
- ◆ CP Rd,Rr Subtract Rd by Rr and set status flag but does not update Rd
- ◆ BREQ k Branch to k if Z is set
   (branch if Rd==Rr following CP Rd, Rr)
- ◆ BRNE k Branch to k if Z is clear (branch if Rd!=Rr following CP Rd, Rr)
- BRMI k Branch to k if S is set
   (branch if Rd<Rr following CP Rd, Rr)</li>
- ◆ BRPL k Branch to k if S is clear (branch if Rd>=Rr following CP Rd, Rr)