# Chapter 4 Software Optimisation

**Part 1: Optimisation Methods.** 

Part 2: Software Pipelining.

# Chapter 4 Software Optimisation Part 2 - Software Pipelining

#### **Objectives**

- Why using Software Pipelining, SP?
- Understand software pipelining concepts.
- Use software pipelining procedure.
- Code the word-wide software pipelined dot-product routine.
- Determine if your pipelined code is more efficient with or without prolog and epilog.

# Why using Software Pipelining, SP?

- SP creates highly optimized loop-code by:
  - Putting several instructions in parallel.
  - Filling delay slots with useful code.
  - Maximizes functional units.
- SP is implemented by simply using the tools:
  - Compiler options -o2 or -o3.
  - Assembly Optimizer if .sa file.

# Software Pipeline concept

To explain the concept of software pipelining, we will assume that all instructions execute in on cycle.



### Software Pipeline Example

LDH

LDH

**MPY** 

ADD

How many cycles would it take to perform this loop 5 times?

(Disregard delay-slots).

$$5 \times 3 = 15$$
 cycles

Let's examine hardware (functional units) usage ...





Pipelining these instructions took 1/2 the cycles!



Pipelining these instructions takes only 7 cycles!

# **Pipelining Code**

| Prolog                                    | 1 | ldh | ldh | .M1 | .L1 |
|-------------------------------------------|---|-----|-----|-----|-----|
| Staging for loop.                         | 2 | ldh | ldh | mpy |     |
| Loop Kernel                               | 3 | ldh | ldh | mpy | add |
| Single-cycle "loop" iterated three times. | 4 | ldh | ldh | mpy | add |
|                                           | 5 | ldh | ldh | mpy | add |
| Epilog                                    | 6 |     |     | mpy | add |
| Completing final operations.              | 7 |     |     |     | add |

# **Pipelined Code**

```
; load 1
prolog:
                    LDH
                    LDH
                   MPY
                          ; mpy 1
                          ; load 2
                    LDH
                    LDH
loop:
                          ; add 1
                   ADD
                            mpy 2
                   MPY
                          ; load 3
                   LDH
                   LDH
                          ; add 2
                   ADD
                   MPY
                            mpy 3
                          ; load 4
                   LDH
                   LDH
                    •
```

# Software Pipelining Procedure

- 1. Write algorithm in C code & verify.
- 2. Write 'C6x Linear Assembly code.
- 3. Create dependency graph.
- 4. Allocate registers.
- 5. Create scheduling table.
- 6. Translate scheduling table to 'C6x code.

### Software Pipelining Example (Step 1)

```
short DotP(short *m, short *n, short count)
{ int i;
  short product;
  short sum = 0;
  for (i=0; i < count; i++)
    product = m[i] * n[i];
    sum += product;
  return(sum);
```

# Software Pipelining Procedure

- 1. Write algorithm in C code & verify.
- 2. Write 'C6x Linear Assembly code.
- 3. Create dependency graph.
- 4. Allocate registers.
- 5. Create scheduling table.
- 6. Translate scheduling table to 'C6x code.

#### Write code in Linear Assembly (Step 2)

```
; for (i=0; i < count; i++)
; prod = m[i] * n[i];
; sum += prod;
            ldh
loop:
                         *p_m++, m
            ldh
                         *p n++, n
                        m, n, prod
            mpy
            add
                         prod, sum, sum
   [count] sub
                         count, 1, count
   [count]
            b
                         loop
```

- 1. No NOP's required.
- 2. No parallel instructions required.
- 3. You don't have to specify:
  - Functional units, or
  - Registers.

### Software Pipelining Procedure

- 1. Write algorithm in C code & verify.
- 2. Write 'C6x Linear Assembly code.
- 3. Create a dependency graph (4 steps).
- 4. Allocate registers.
- 5. Create scheduling table.
- 6. Translate scheduling table to 'C6x code.

# Dependency Graph Terminology



### **Dependency Graph Steps**

- (a) Draw the algorithm nodes and paths.
- (b) Write the number of cycles it takes for each instruction to complete execution.
- (c) Assign "required" function units to each node.
- (d) Partition the nodes to A and B sides and assign sides to all functional units.

- In this step each instruction is represented by a node.
- The node is represented by a circle, where:
  - Outside: write instruction.
  - Inside: register where result is written.
- Nodes are then connected by paths showing the data flow.

Note: Conditional paths are represented by dashed lines.















- In this step the number of cycles it takes for each instruction to complete execution is added to the dependency graph.
- It is written along the associated data path.



- **♦** In this step functional units are assigned to each node.
- It is advantageous to start allocating units to instructions which require a specific unit:
  - Load/Store.
  - Branch.
- We do not need to be concerned with multiply as this is the only operation that the .M unit performs.

Note: The side is not allocated at this stage.



- The data path is partitioned into side A and B at this stage.
- ◆ To optimise code we need to ensure that a maximum number of units are used with a minimum number of cross paths.
- To make the partition visible on the dependency graph a line is used.
- ♦ The side can then be added to the functional units associated with each instruction or node.





### Software Pipelining Procedure

- 1. Write algorithm in C code & verify.
- 2. Write 'C6x Linear Assembly code.
- 3. Create a dependency graph (4 steps).
- 4. Allocate registers.
- 5. Create scheduling table.
- 6. Translate scheduling table to 'C6x code.

# Step 4 - Allocate Functional Units



Do we have enough functional units to code this algorithm in a single-cycle loop?



# Step 4 - Allocate Registers

| Content of Register File A | Reg. A    | Reg. B     | Content of Register File B |
|----------------------------|-----------|------------|----------------------------|
|                            | A0        | <b>B</b> 0 | count                      |
| &a                         | A1        | <b>B1</b>  | &b                         |
| a                          | A2        | <b>B2</b>  | b                          |
| prod                       | <b>A3</b> | В3         |                            |
| sum                        | A4        | <b>B4</b>  |                            |
|                            | •••       | •••        |                            |
|                            | A15       | B15        |                            |

# Software Pipelining Procedure

- 1. Write algorithm in C code & verify.
- 2. Write 'C6x Linear Assembly code.
- 3. Create a dependency graph (4 steps).
- 4. Allocate registers.
- 5. Create scheduling table.
- 6. Translate scheduling table to 'C6x code.

## **Step 5 - Create Scheduling Table**

|     |   |   |   | PROLOG | l<br>I |   |   | LOOP |
|-----|---|---|---|--------|--------|---|---|------|
|     | 1 | 2 | 3 | 4      | 5      | 6 | 7 | 8    |
| .L1 |   |   |   |        |        |   |   |      |
| .L2 |   |   |   |        |        |   |   |      |
| .S1 |   |   |   |        |        |   |   |      |
| .S2 |   |   |   |        |        |   |   |      |
| .M1 |   |   |   |        |        |   |   |      |
| .M2 |   |   |   |        |        |   |   |      |
| .D1 |   |   |   |        |        |   |   |      |
| .D2 |   |   |   |        |        |   |   |      |

How do we know the loop ends up in cycle 8?

### **Length of Prolog**



#### **Answer:**

 Count up the length of longest path, in this case we have:

$$5 + 2 + 1 = 8$$
 cycles

# **Scheduling Table**

|             |   | PROLOG |   |   |   |   |   |   |  |  |  |
|-------------|---|--------|---|---|---|---|---|---|--|--|--|
|             | 1 | 2      | 3 | 4 | 5 | 6 | 7 | 8 |  |  |  |
| .L1         |   |        |   |   |   |   |   |   |  |  |  |
| <b>.</b> L2 |   |        |   |   |   |   |   |   |  |  |  |
| .S1         |   |        |   |   |   |   |   |   |  |  |  |
| .S2         |   |        |   |   |   |   |   |   |  |  |  |
| .M1         |   |        |   |   |   |   |   |   |  |  |  |
| .M2         |   |        |   |   |   |   |   |   |  |  |  |
| .D1         |   |        |   |   |   |   |   |   |  |  |  |
| .D2         |   |        |   |   |   |   |   |   |  |  |  |

## **Scheduling Table**

|     | PROLOG |   |   |   |   |     |   |     |  |  |  |
|-----|--------|---|---|---|---|-----|---|-----|--|--|--|
|     | 1      | 2 | 3 | 4 | 5 | 6   | 7 | 8   |  |  |  |
| .L1 |        |   |   |   |   |     |   | add |  |  |  |
| .L2 |        |   |   |   |   |     |   |     |  |  |  |
| .S1 |        |   |   |   |   |     |   |     |  |  |  |
| .S2 |        |   | В | * | * | *   | * | *   |  |  |  |
| .M1 |        |   |   |   |   | mpy | * | *   |  |  |  |
| .M2 |        |   |   |   |   |     |   |     |  |  |  |
| .D1 | ldh a  | * | * | * | * | *   | * | *   |  |  |  |
| .D2 | ldh b  | * | * | * | * | *   | * | *   |  |  |  |

Where do we want to branch?

**Branch here** 

# **Scheduling Table**

|             |       |     | P | ROLO | G |     |   | LOOP |
|-------------|-------|-----|---|------|---|-----|---|------|
|             | 1     | 2   | 3 | 4    | 5 | 6   | 7 | 8    |
| <b>.</b> L1 |       |     |   |      |   |     |   | add  |
| <b>.</b> L2 |       | sub | * | *    | * | *   | * | *    |
| .S1         |       |     |   |      |   |     |   |      |
| .S2         |       |     | В | *    | * | *   | * | *    |
| .M1         |       |     |   |      |   | mpy | * | *    |
| .M2         |       |     |   |      |   |     |   |      |
| .D1         | ldh m | *   | * | *    | * | *   | * | *    |
| .D2         | ldh n | *   | * | *    | * | *   | * | *    |

### Software Pipelining Procedure

- 1. Write algorithm in C code & verify.
- 2. Write 'C6x Linear Assembly code.
- 3. Create a dependency graph (4 steps).
- 4. Allocate registers.
- 5. Create scheduling table.
- 6. Translate scheduling table to 'C6x code.





```
C1
         ldh .D1
                   *A1++,A2
         ldh .D2
                   *B1++,B2
C2
         ldh .D1
                  *A1++,A2
         ldh .D2 *B1++,B2
    [B0] sub .L2 B0,1,B0
```

|     | 1     | 2   | 3 |
|-----|-------|-----|---|
| .L1 |       |     |   |
| .L2 |       | sub | * |
| .S1 |       |     |   |
| .S2 |       |     | В |
| .M1 |       |     |   |
| .M2 |       |     |   |
| .D1 | ldh m | *   | * |
| .D2 | ldh n | *   | * |

```
ldh .D1
C1
                   *A1++,A2
         ldh .D2
                   *B1++,B2
C2
         ldh .D1
                  *A1++,A2
         ldh .D2
                  *B1++,B2
    [B0] sub .L2
                  B0,1,B0
C3
         ldh .D1
                  *A1++,A2
         1dh .D2
                  *B1++,B2
    [B0] sub .L2 B0,1,B0
    [B0] B
             .S2
                  loop
```

|     |       |     |   |   | C1 ldh .D1 *A1++,A2<br>   ldh .D2 *B1++,B2  |
|-----|-------|-----|---|---|---------------------------------------------|
|     | 1     | 2   | 3 | 4 | C2 ldh .D1 *A1++,A2                         |
| .L1 |       |     |   |   | ldh .D2 *B1++,B2<br>   [B0] sub .L2 B0,1,B0 |
| .L2 |       | sub | * | * |                                             |
| .S1 |       |     |   |   | C3 ldh .D1 *A1++,A2<br>   ldh .D2 *B1++,B2  |
| .S2 |       |     | В | * | [B0] sub .L2 B0,1,B0                        |
| .M1 |       |     |   |   | -    [B0] B .S2 loop                        |
| .M2 |       |     |   |   | C4 ldh .D1 *A1++,A2                         |
| .D1 | ldh m | *   | * | * |                                             |
| .D2 | ldh n | *   | * | * | [B0] B .S2 loop                             |
|     |       |     |   |   |                                             |

|       | C1   | ldh .D1 | *A1++        | ,A2         |      |          |          |          |
|-------|------|---------|--------------|-------------|------|----------|----------|----------|
|       | П    | ldh .D2 | *B1++        | ,B2         |      |          |          | LOOP     |
|       | C2   | ldh .D1 | *A1++        | ,A2         |      | 6        | 7        |          |
|       | Ш    | ldh .D2 | *B1++        | <b>,</b> B2 | 5    | 6        | 7        | 8        |
| .L1   | [B0] | sub .L2 | B0,1,        | в0          |      |          |          | add      |
| .L2   | C3   | ldh .D1 | *A1++        | ,A2         | sub  | *        | *        | *        |
|       | П    | ldh .D2 | *B1++        | <b>,</b> B2 | Sub  |          |          |          |
| .S1   | • •  | sub .L2 | B0,1,        | в0          |      |          |          |          |
|       | [B0] | B .S2   | loop         |             | TD.  | *        | *        | *        |
| .S2   |      |         |              |             | B    | <b>~</b> | <b>↑</b> | <b>↑</b> |
| .M1   | C4   | ldh .D1 | *A1++        |             |      | mny      | *        | *        |
| •1411 |      | ldh .D2 | *B1++        |             |      | mpy      |          |          |
| .M2   |      | sub .L2 | B0,1,        | В0          |      |          |          |          |
|       | [B0] | B .S2   | loop         |             |      |          |          |          |
| .D1   | C5   | ldh .   | א 1ח         | 'A1++,A2    | ldh  | *        | *        | *        |
| .D2   |      |         |              | - T         | ldh  | *        | *        | *        |
| .1/2  | Ш    | ldh .   | D2 *         | B1++,B2     | IUII |          |          |          |
|       | [B0] | sub .   | L2 F         | B0,1,B0     |      |          |          |          |
|       | [B0] | В .     | s <b>2</b> ] | Loop        |      |          |          |          |
|       |      |         |              |             |      |          |          |          |







|     |   | <b>LOOP</b> |
|-----|---|-------------|
| 6   | 7 | 8           |
|     |   | add         |
| sub | * | *           |
|     |   |             |
| В   | * | *           |
| mpy | * | *           |
|     |   |             |
| ldh | * | *           |
| ldh | * | *           |

**Complete code** 

- With this method we have only created the prolog and the loop.
- ◆ Therefore if the filter has a 100 taps, then we need to repeat the loop 100 times as we need 100 adds.
- ♦ This means that we are performing 107 loads. These 7 extra loads may lead to some illegal memory acesses.

|             |       |       | P     | ROLO  | G     |       |       | LOOP  |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
|             | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     |
| .L1         |       |       |       |       |       |       |       | add   |
| <b>.</b> L2 |       | sub   |
| .S1         |       |       |       |       |       |       |       |       |
| .S2         |       |       | В     | В     | В     | В     | В     | В     |
| .M1         |       |       |       |       |       | mpy   | mpy   | mpy   |
| .M2         |       |       |       |       |       |       |       |       |
| .D1         | ldh m |
| .D2         | ldh n |

## Solution: The Epilog

We only created the **Prolog and Loop ...**What about the **Epilog?** 

The Epilog can be extracted from your results as described below.

See example in the next slide.

#### **Prolog Epilog** Loop p1: ldh | ldh loop: 1dhel: mpy ldh||ldh []sub add sub ldh | ldh p4: ldh||ldh ldh||ldh **Epilog** = **Loop** - **Prolog** ldh | ldh And there is no sub or b in the epilog ldh | ldh

#### **Prolog Epilog** Loop p1: ldh||ldh loop: 1dhldh | ldh e2: mpy sub ldh | ldhadd p4: ldh||ldh ldh||ldh **Epilog** = **Loop** - **Prolog** ldh | ldh And there is no sub or b in the epilog ldh | ldh

#### **Prolog**

```
p1: ldh||ldh
p2: ldh||ldh
|| []sub

p3: ldh||ldh
|| []sub
|| []b
p4: ldh||ldh
|| []sub
|| []b
p5: ldh||ldh
```

ldh ldh

ldh | ldh

#### Loop

```
loop: | ldh | ldh | mpy | add | [] sub | [] b
```

#### **Epilog**

```
e1: mpy add
e2: mpy add
e3: mpy add
```

### **Epilog** = **Loop** - **Prolog**

And there is no sub or b in the epilog

### \_\_pnog \_ \_

#### **Prolog**

```
p1: ldh||ldh
p2: ldh||ldh
    || []sub

p3: ldh||ldh
    || []sub
```

```
p4: ldh||ldh
|| []sub
|| []b
```

#### Loop

```
loop: | ldh | ldh | mpy | add | [] sub | [] b
```

### **Epilog** = **Loop** - **Prolog**

And there is no sub or b in the epilog

```
e1: mpy
|| add
e2: mpy
|| add
```

#### **Prolog**

### 

#### Loop

```
loop: ldh
ldh
mpy
add
[] sub
```

### **Epilog** = **Loop** - **Prolog**

And there is no sub or b in the epilog

```
el: mpy
```

#### **Prolog**

#### Loop

```
loop: ldh
ldh
mpy
add
[] sub
```

### **Epilog** = **Loop** - **Prolog**

And there is no sub or b in the epilog

```
el: mpy | add
```

#### **Prolog**

#### Loop

### **Epilog** = **Loop** - **Prolog**

And there is no sub or b in the epilog

```
e1: mpy | add
```

# Scheduling Table: Prolog, Loop and Epilog

|               |     | Prologue |     |     |     |     |     | Loop |     |     |     | Epilogue  11 12 13 14 15  ADD ADD ADD ADD ADD |     |     |     |
|---------------|-----|----------|-----|-----|-----|-----|-----|------|-----|-----|-----|-----------------------------------------------|-----|-----|-----|
| Cycle<br>Unit | 1   | 2        | 3   | 4   | 5   | 6   | 7   | 8    | 9   | 10  | 11  | 12                                            | 13  | 14  | 15  |
| .D1           | LDH | LDH      | LDH | LDH | LDH | LDH | LDH | LDH  |     |     |     |                                               |     |     |     |
| .D2           | LDH | LDH      | LDH | LDH | LDH | LDH | LDH | LDH  |     |     |     |                                               |     |     |     |
| .L1           |     |          |     |     |     |     |     | ADD  | ADD | ADD | ADD | ADD                                           | ADD | ADD | ADD |
| .L2           |     | SUB      | SUB | SUB | SUB | SUB | SUB | SUB  |     |     |     |                                               |     |     |     |
| .S1           |     |          |     |     |     |     |     |      |     |     |     |                                               |     |     |     |
| .S2           |     |          | В   | В   | В   | В   | В   | В    |     |     |     |                                               |     |     |     |
| .M1           |     |          |     |     |     | MPY | MPY | MPY  | MPY | MPY | MPY | MPY                                           | MPY |     |     |
| .M2           |     |          |     |     |     |     |     |      |     |     |     |                                               |     |     |     |