

#### **8.2.3.12.2** Security Tx Status — **SECTXSTAT** (0x08804; RO)

| Field         | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECTX_RDY     | 0      | 0b       | Tx security block ready for mode change.  When set, it indicates that the internal data path from the Tx packet buffers to the Tx security block has been emptied, and thus the security mode can be changed by software.  When cleared, it indicates that the internal data path from the Tx packet buffers to the Tx security block is not empty, and thus software cannot change the security mode.  This bit is polled by software once the SECTXCTRL.TX_DIS bit was set. |
| SECTX_OFF_DIS | 1      | 0b       | Security offload is disabled by fuse or strapping pin.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ECC_TXERR     | 2      | 0b       | Unrecoverable ECC error in the Tx SA table or SEC Tx FIFO occurred.  When set, it indicates that an unrecoverable ECC error occurred when accessing internally the Tx SA table. The ECC interrupt is set as well, until the device is reset by software.  When cleared, no ECC error occurred on the Tx SA table from the last time the device has reset.                                                                                                                     |
| Reserved      | 31:3   | 0x0      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

# 8.2.3.12.3 Security Tx Buffer Almost Full — SECTXBUFFAF (0x08808; RW)

| Field      | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FULLTHRESH | 9:0    | 0x250    | Tx Security Buffer Almost Full Threshold (relatively to full capacity).  The size of the security buffer is 0x274 lines of 16 bytes. In LinkSec offload, the buffer operates in pass-through mode and the recommended threshold is 0x250. It means that the almost full indication is generated very soon while only a fraction of a packet is stored in the buffer. In IPSec mode, the buffer operates in a store and forward mode and the recommended threshold is 0x15. It means that the almost full indication is generated only after the buffer contains at least an entire jumbo packet. |
| Reserved   | 31:10  | 0x0      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

## 8.2.3.12.4 Security Tx Buffer Minimum IFG — SECTXMINIFG (0x08810; RW) SEC-Tx

| Field     | Bit(s) | Init Val | Description                                                                                                                                                                                                    |
|-----------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MINSECIFG | 3:0    | 0x1      | Minimum IFG between packets.  It is the minimum gap between consecutive frames from the DBU-Tx required for the security block. The MINSECIFG is measured in Wake DMA clock units (equal to 6.4 ns in 10 GbE). |
| Reserved  | 7:4    | 0        | Reserved.                                                                                                                                                                                                      |
| SECTXDCB  | 12:8   | 0x10     | This field is used to configure the Security Tx Buffer.  If PFC is enabled, then the SECTXDCB field should be set to 0x1F.  If PFC is not enabled, then the default value should be used (0x10).               |



| Field    | Bit(s) | Init Val | Description |
|----------|--------|----------|-------------|
| Reserved | 31:13  | 0        | Reserved.   |
| Reserved | 31:4   | 0x100    | Reserved.   |

### 8.2.3.12.5 Security Rx Control — SECRXCTRL (0x08D00; RW)

| Field     | Bit(s) | Init Val                      | Description                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|--------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECRX_DIS | 0      | 1b<br>RW / RO if<br>fused-off | Rx Security Offload Disable Bit.  When set, the AES crypto engine used in Rx by LinkSec and IPsec offloads is disabled. This mode must be used to save the 82599's power consumption when no security offload is enabled.  When cleared, the AES crypto engine used in Rx by LinkSec or IPsec offload is enabled. Normal operating mode when a security offload is enabled. |
| RX_DIS    | 1      | 0b                            | Disable Sec Rx Path.  When set, any new packet received from the Rx MAC is filtered out, so that the Rx security block can be internally emptied prior to changing the security mode.  SECRXSTAT.SECRX_RDY bit is deasserted until the path is emptied by hardware.  When cleared, Rx data path is enabled. Normal operating mode.                                          |
| Reserved  | 31:2   | 0x0                           | Reserved.                                                                                                                                                                                                                                                                                                                                                                   |

### 8.2.3.12.6 Security Rx Status — SECRXSTAT (0x08D04; RO)

| Field         | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SECRX_RDY     | 0      | 0b       | Rx security block ready for mode change.  When set, it indicates that the internal data path from the Rx MAC to the Rx security block has been emptied, and thus the security mode can be changed by software.  When cleared, it indicates that the internal data path from the Rx MAC to the Rx security block is not empty, and thus software cannot change the security mode.  This bit is polled by software once the SECRXCTRL.RX_DIS bit was set. |
| SECRX_OFF_DIS | 1      | 0b       | Security offload is disabled by fuse or strapping pin.                                                                                                                                                                                                                                                                                                                                                                                                  |
| ECC_RXERR     | 2      | 0b       | Unrecoverable ECC error in an Rx SA table occurred.  When set, it indicates that an unrecoverable ECC error occurred when accessing internally one Rx SA table. The ECC interrupt is set as well, until the device is reset by software.  When cleared, no ECC error occurred on the Rx SA table from the last time device has reset.                                                                                                                   |
| Reserved      | 31:3   | 0x0      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                               |



### 8.2.3.13 LinkSec Registers

The LinkSec registers are initialized at software reset. When LinkSec is disabled, the LinkSec statistic registers are meaningless and their values are unpredictable.

## 8.2.3.13.1 LinkSec Tx Capabilities Register — LSECTXCAP (0x08A00; RO)

| Field     | Bit(s) | Init Val | Description                                                                                                                                                                        |
|-----------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NCA       | 2:0    | 1b       | Tx CA-Supported.  Number of CA's supported by the device.                                                                                                                          |
| NSC       | 6:3    | 1b       | Tx SC Capable.  Number of SC's supported by the device on the transmit data path. The 82599 supports twice the number of SA's as the Tx SC for seamless re-keying, such as 2 SA's. |
| Reserved  | 15:7   | 0x0      | Reserved.                                                                                                                                                                          |
| LSECTXSUM | 23:16  | 0x0      | Tx LSEC Key SUM.  A bit wise XOR of the LSECTXKEY 0 bytes and LSECTXKEY 1 bytes. This register can be used by KaY (the programming entity) to validate key programming.            |
| Reserved  | 31:24  | 0x0      | Reserved.                                                                                                                                                                          |

# 8.2.3.13.2 LinkSec Rx Capabilities Register — LSECRXCAP (0x08F00; RO)

| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                               |
|----------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NCA      | 2:0    | 1b       | Rx CA-supported. Number of CA's supported by the device.                                                                                                                                                  |
| NSC      | 6:3    | 1b       | Rx SC Capable.  Number of SC's supported by the device on the receive data path. The 82599 supports twice the number SA's as the Rx SC for seamless re-keying, such as 2 SA's.                            |
| Reserved | 15:7   | 0x0      | Reserved.                                                                                                                                                                                                 |
| RXLKM    | 23:16  | 0×0      | Rx LSEC Key SUM.  A byte wise XOR of all bytes of the Rx LinkSec keys 01 as defined in registers LSECRXKEY [n, m]. This register can be used by KaY (the programming entity) to validate key programming. |
| Reserved | 31:24  | 0x0      | Reserved.                                                                                                                                                                                                 |



# 8.2.3.13.3 LinkSec Tx Control Register — LSECTXCTRL (0x08A04; RW)

| Field    | Bit(s) | Init Val                   | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|--------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSTXEN   | 1:0    | 00b<br>(see Table<br>Note) | Enable Tx LinkSec. Enable Tx LinkSec offloading.  00b = Disable Tx LinkSec (Tx all packets without LinkSec offload).  01b = Add integrity signature.  10b = Encrypt and add integrity signature.  11b = Reserved.  When this field equals 00b (LinkSec offload is disabled).  The Tx Untagged Packet register is not incremented for transmitted packets when Enable Tx LinkSec equals 00b. |
| Reserved | 2      | 0b                         | 0b = Reserved.                                                                                                                                                                                                                                                                                                                                                                              |
| Reserved | 3      | 0                          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
| Reserved | 4      | 00b                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
| AISCI    | 5      | 1b                         | Always Include SCI.  This field controls whether SCI is explicitly included in the transmitted SecTag.  Since the ES bit in the SecTag is fixed at Zero, the AISCI must always be set to 1b.  0b = False 1b = True                                                                                                                                                                          |
| Reserved | 6      | 0b                         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
| Reserved | 7      | 0b                         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                   |
| PNTRH    | 31:8   | 111b                       | PN Exhaustion Threshold.  MSB of the threshold over which hardware needs to interrupt KaY to warn Tx SA PN exhaustion and triggers a new SA re-negotiation. Bits 7:0 of the threshold are all 1's.                                                                                                                                                                                          |

Note: Bits 1:0 are RW, but they are RO if fused-off and/or if

 ${\sf SECTXCTRL.SECTX\_DIS} \ is \ set \ to \ 1b, \ and/or \ if \ IPSTXIDX.IPS\_TX\_EN \ is \ set$ 

to 1b.



## 8.2.3.13.4 LinkSec Rx Control register — LSECRXCTRL (0x08F04; RW)

| Field    | Bit(s) | Init Val                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|--------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reserved | 1:0    | 00b                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| LSRXEN   | 3:2    | 00b<br>(see Table<br>Note) | Enable Rx LinkSec.  Controls the level of LinkSec packet filtering.  00b = Disable Rx LinkSec (pass all packets to host without LinkSec processing and no LinkSec header strip).  01b = Check (execute LinkSec offload and post frame to host and ME even when it fails LinkSec operation unless failed ICV and C bit was set).  10b = Strict (execute LinkSec offload and post frame to host and ME only if it does not fail LinkSec operation).  11b = Rx LinkSec Drop (drop all packets that include LinkSec header). |
| Reserved | 5:4    | 00b                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PLSH     | 6      | 0b                         | Post LinkSec Header.  When set, the device posts the LinkSec header and signature (ICV) to host memory.  During normal operation this bit should be cleared.                                                                                                                                                                                                                                                                                                                                                             |
| RP       | 7      | 1b                         | Replay Protect. Enable replay protection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Reserved | 31:8   | 0x0                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

Note: Bits 3:2 are RW, but they are RO if fused-off and/or if

SECRXCTRL.SECRX\_DIS is set to 1b, and/or if IPSRXIDX.IPS\_RX\_EN is set

to 1b.

#### 8.2.3.13.5 LinkSec Tx SCI Low — LSECTXSCL (0x08A08; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                     |
|-------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SecYL | 31:0   | 0x0      | Ethernet MAC Address SecY Low.  The 4 LS bytes of the Ethernet MAC address copied to the SCI field in the LinkSec header.  Note: Field is defined in big endian (LS byte is first on the wire). |

### 8.2.3.13.6 LinkSec Tx SCI High — LSECTXSCH (0x08A0C; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                      |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SecYH | 15:0   | 0x0      | Ethernet MAC Address SecY High.  The 2 MS bytes of the Ethernet MAC address copied to the SCI field in the LinkSec header.  Note: Field is defined in big endian (LS byte is first on the wire). |
| PI    | 31:16  | 0x0      | Port Identifier. Always zero for transmitted packets. This field is RO.                                                                                                                          |



### 8.2.3.13.7 LinkSec Tx SA — LSECTXSA (0x08A10; RW)

| Field      | Bit(s) | Init Val | Description                                                                                                                                                                                         |
|------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN0        | 1:0    | 0b       | ANO – Association Number 0.  This 2-bit field is posted to the AN field in the transmitted LinkSec header when SA 0 is active.                                                                      |
| AN1        | 3:2    | 0b       | AN1 – Association Number 1.  This 2-bit field is posted to the AN field in the transmitted LinkSec header when SA 1 is active.                                                                      |
| SelSA      | 4      | 0b       | SA Select (SelSA).  This bit selects between SA 0 or SA 1 smoothly, such as on a packet boundary. A value of 0b selects SA 0 and a value of 1b selects SA 1.                                        |
| ActSA (RO) | 5      | 0b       | Active SA (ActSA).  This bit indicates the active SA. The ActSA follows the value of the SelSA on a packet boundary. The KaY (the programming entity) can use this indication to retire the old SA. |
| Reserved   | 31:6   | 0x0      | Reserved.                                                                                                                                                                                           |

#### 8.2.3.13.8 LinkSec Tx SA PN 0 — LSECTXPN0 (0x08A14; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PN    | 31:0   | 0x0      | PN – Packet Number.  This field is posted to the PN field in the transmitted LinkSec header when SA 0 is active.  It is initialized by the KaY at SA creation and then increments by 1 for each transmitted packet using this SA.                                                                                                                                                                                                                                                                                                                                                                                                |
|       |        |          | Packets should never be transmitted if the PN repeats itself. In order to protect against such an event hardware generates an LSECPN interrupt to KaY when the PN reaches the exhaustion threshold as defined in the LSECTXCTRL register. There is an additional level of defense against repeating the PN. Hardware never transmits packets after the PN reaches a value of 0xFFFF. In order to guarantee it, hardware clears the Enable Tx LinkSec field in the LSECTXCTRL register to 00b once a packet is transmitted with a PN that equals to 0xFFFO.  Note: Field is defined in big endian (LS byte is first on the wire). |

### 8.2.3.13.9 LinkSec Tx SA PN 1 — LSECTXPN1 (0x08A18; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PN    | 31:0   | 0x0      | PN – Packet Number.  This field is posted to the PN field in the transmitted LinkSec header when SA 1 is active. It is initialized by the KaY at SA creation and then increments by 1 for each transmitted packet using this SA.  Packets should never be transmitted if the PN repeats itself. In order to protect against such an event hardware generates an LSECPN interrupt to KaY when the PN reaches the exhaustion threshold as defined in the LSECTXCTRL register. There is additional level of defense against repeating the PN. hardware never transmits packets after the PN reaches a value of 0xFFFF. In order to guarantee it, hardware clears the Enable Tx LinkSec field in the LSECTXCTRL register to 00b once a packet is transmitted with a PN that equals to 0xFFFO.  Note: Field is defined in big endian (LS byte is first on the wire). |



## 8.2.3.13.10 LinkSec Tx Key 0 — LSECTXKEY0[n] (0x08A1C + 4\*n, n=0...3; WO)

| Field  | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSECK0 | 31:0   | 0x0      | LSEC Key 0.  Transmit LinkSec key of SA 0.  n=0 LSEC Key defines bits 31:0 of the Tx LinkSec key.  n=1 LSEC Key defines bits 63:32 of the Tx LinkSec key.  n=2 LSEC Key defines bits 95:64 of the Tx LinkSec key.  n=3 LSEC Key defines bits 127:96 of the Tx LinkSec key.  This field is WO for confidentiality protection. For data integrity check, hash value is accessible by the LSECTXSUM field in the LSECCAP register. If for some reason a read request is aimed to this register a value of all zeros are returned. |

# 8.2.3.13.11 LinkSec Tx Key 1 — LSECTXKEY1[n] (0x08A2C + 4\*n, n=0...3; WO)

| Field  | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSECK1 | 31:0   | 0x0      | LSEC Key 1.  Transmit LinkSec key of SA 1.  n=0 LSEC Key defines bits 31:0 of the Tx LinkSec key.  n=1 LSEC Key defines bits 63:32 of the Tx LinkSec key.  n=2 LSEC Key defines bits 95:64 of the Tx LinkSec key.  n=3 LSEC Key defines bits 127:96 of the Tx LinkSec key.  This field is WO for confidentiality protection. For data integrity check, hash value is accessible by the LSECTXSUM field in the LSECCAP register. If for some reason a read request is aimed to this register a value of all zeros are returned. |

### 8.2.3.13.12 LinkSec Rx SCI Low — LSECRXSCL (0x08F08; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                             |
|-------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAL   | 31:0   | 0×0      | Ethernet MAC Address SecY low.  The 4 LS bytes of the Ethernet MAC address in the <i>SCI</i> field in the incoming packet that are compared with this field for SCI matching. Comparison result is meaningful only if the <i>SC</i> bit in the TCI header is set.  Note: Field is defined in big endian (LS byte is first on the wire). |



#### 8.2.3.13.13 LinkSec Rx SCI High — LSECRXSCH (0x08F0C; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                               |
|-------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| МАН   | 15:0   | 0x0      | Ethernet MAC Address SecY High.  The 2 MS bytes of the Ethernet MAC address in the SCI field in the incoming packet that are compared with this field for SCI matching. Comparison result is meaningful only if the SC bit in the TCI header is set.  Note: Field is defined in Big Endian (MS byte is last on the wire). |
| PI    | 31:16  | 0x0      | Port Identifier.  The port number in the <i>SCI</i> field in the incoming packet that is compared with this field for SCI matching. Comparison result is meaningful only if the <i>SC</i> bit in the TCI header is set.  Note: Field is defined in big endian (LS byte is first on the wire).                             |

#### 8.2.3.13.14 LinkSec Rx SA Registers

The registers in this section relate to the LinkSec receive SA context. There are 2 SA(s) in the receive data path defined as SA0 and SA1. The following registers with index n relates to the SA index.

## 8.2.3.13.15 LinkSec Rx SA — LSECRXSA[n] (0x08F10 + 4\*n, n=0...1; RW)

| Field        | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                  |
|--------------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN           | 1:0    | 00b      | AN – Association Number.  This field is compared with the AN field in the TCI field in the incoming packet for match.                                                                                                                                                                                                                                                        |
| SAV          | 2      | 0b       | SA Valid. This bit is set or cleared by the KaY to validate or invalidate the SA.                                                                                                                                                                                                                                                                                            |
| FRR (RO)     | 3      | Ob       | Frame Received.  This bit is cleared when the SA Valid (bit 2) transitions from 0b to 1b, and is set when a frame is received with this SA. When the Frame Received bit is set the Retired bit of the other SA of the same SC is set.  Note: A single frame reception with the new SA is sufficient to retire the old SA since it is assumed that the replay window is zero. |
| Retired (RO) | 4      | 0b       | Retired.  When this bit is set, the SA is invalid (retired). This bit is cleared when a new SA is configured by the KaY (SA Valid transition to 1b). It is set to 1b when a packet is received with the other SA of the same SC.  Note: A single frame reception with the new SA is sufficient to retire the old SA since it is assumed that the replay window is zero.      |
| Reserved     | 31:5   | 0x0      | Reserved.                                                                                                                                                                                                                                                                                                                                                                    |



## 8.2.3.13.16 LinkSec Rx SA PN — LSECRXPN[n] (0x08F18 + 4\*n, n=0...1; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PN    | 31:0   | 0x0      | PN – Packet Number. Register `n' holds the PN field of the next incoming packet that uses SA `n', `n' = 0, 1. The PN field in the incoming packet must be greater or equal to the PN register. The PN register is set by KaY at SA creation. It is updated by hardware for each received packet using this SA to be received PN + 1.  Note: Field is defined in Big Endian (LS byte is first on the wire). |

# 8.2.3.13.17 LinkSec Rx Key — LSECRXKEY[n,m] (0x08F20 + 0x10\*n + 4\*m, n=0...1, m=0...3; WO)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSECK | 31:0   | 0x0      | LSEC Key.  Receive LinkSec key of SA n, while n=01.  m=0 LSEC Key defines bits 31:0 of the Rx LinkSec key.  m=1 LSEC Key defines bits 63:32 of the Rx LinkSec key.  m=2 LSEC Key defines bits 95:64 of the Rx LinkSec key.  m=3 LSEC Key defines bits 127:96 of the Rx LinkSec key.  This field is WO for confidentiality protection. For data integrity check, KaY hash value is accessible by the LSECRXSUM field in the LSECCAP registers. If for some reason a read request is aimed to this register a value of all zeros are returned. |



#### 8.2.3.14 LinkSec Tx Port Statistics

These counters are defined by the specification as 64 bits while implementing only 32 bits in hardware. The KaY must implement the 64-bit counter in software by polling regularly the hardware statistic counters. Hardware counters wrap around from 0xFF..F to 0x0 and cleared on read.

Note that 82599 includes a 10 KB FIFO between the security block output and the MAC block. In the case of a pause event, packets stored in this FIFO are dropped for instant response to the pause request. When it is time to resume transmission, the packets are re-transmitted from the transmit packet buffer to the security block. These re-transmitted packets are counted twice in all the relevant security transmit counters.

## 8.2.3.14.1 Tx Untagged Packet Counter — LSECTXUT (0x08A3C; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                    |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UPC   | 31:0   | 0×0      | Untagged Packet CNT.  Increments for each transmitted packet that is transmitted with the ILSec bit cleared in the packet descriptor while <i>Enable Tx LinkSec</i> field in the LSECTXCTRL register is either 01b or 10b. The KaY must implement a 64-bit counter. It can do that by reading the LSECTXUT register regularly. |

#### 8.2.3.14.2 Encrypted Tx Packets — LSECTXPKTE (0x08A40; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                       |
|-------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EPC   | 31:0   | 0x0      | Encrypted Packet CNT.  Increments for each transmitted packet through the controlled port with the $\it E$ bit set (such as confidentiality was prescribed for this packet by software/firmware). |

#### 8.2.3.14.3 Protected Tx Packets — LSECTXPKTP (0x08A44; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                         |
|-------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PPC   | 31:0   | 0x0      | Protected Packet CNT. Increments for each transmitted packet through the controlled port with the $\it E$ bit cleared (such as integrity only was prescribed for this packet by software/firmware). |

#### 8.2.3.14.4 Encrypted Tx Octets — LSECTXOCTE (0x08A48; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EOC   | 31:0   | 0×0      | Encrypted Octet CNT. Increments for each byte of user data through the controlled port with the $\it E$ bit set (such as confidentiality prescribed for this packet by software/firmware). |



### 8.2.3.14.5 Protected Tx Octets — LSECTXOCTP (0x08A4C; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                      |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| POC   | 31:0   | 0×0      | Protected Octet CNT. Increments for each byte of user data through the controlled port with the $\it E$ bit cleared such as integrity only was prescribed for this packet by software/firmware). |



#### 8.2.3.15 LinkSec Rx Port Statistic Counters

These counters are defined by the specification as 64 bits while implementing only 32 bits in hardware. The KaY must implement the 64-bit counter in software by polling regularly the hardware statistic counters.

### 8.2.3.15.1 LinkSec Untagged Rx Packet — LSECRXUT (0x08F40; RC)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                       |
|-------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UPC   | 31:0   | 0x0      | Untagged Packet CNT.  Increments for each packet received having no tag. Also increments for any KaY packets regardless of the LinkSec tag. Increments only when the <i>Enable Rx LinkSec</i> field in the LSECRXCTRL register is either 01b or 10b.  Note: Flow control frames are also counted by this counter. |

## 8.2.3.15.2 LinkSec Rx Octets Decrypted — LSECRXOCTE (0x08F44; RC)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                               |
|-------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DROC  | 31:0   | 0×0      | Decrypted Rx Octet CNT.  The number of octets of user data recovered from received frames that were both integrity protected and encrypted. This includes the octets from SecTag to ICV not inclusive. These counts are incremented even if the user data recovered failed the integrity check or could not be recovered. |

## 8.2.3.15.3 LinkSec Rx Octets Validated — LSECRXOCTP (0x08F48; RC)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                              |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VOC   | 31:0   | Ob       | Validated Rx Octet CNT.  The number of octets of user data recovered from received frames that were integrity protected but not encrypted. This includes the octets from SecTag to ICV not inclusive. These counts are incremented even if the user data recovered failed the integrity check or could not be recovered. |

## 8.2.3.15.4 LinkSec Rx Packet with Bad Tag — LSECRXBAD (0x08F4C; RC)

| Field | Bit(s) | Init Val | Description                                                            |
|-------|--------|----------|------------------------------------------------------------------------|
| BRPC  | 31:0   | 0b       | Bad Rx Packet CNT.<br>Number of packets received having a invalid tag. |



## 8.2.3.15.5 LinkSec Rx Packet No SCI — LSECRXNOSCI (0x08F50; RC)

| Field | Bit(s) | Init Val | Description                                                                                                  |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------|
| USRPC | 31:0   | 0b       | No SCI Rx Packet CNT.  Number of packets received with unrecognizable SCI and dropped due to that condition. |

## 8.2.3.15.6 LinkSec Rx Packet Unknown SCI — LSECRXUNSCI (0x08F54; RC)

| Field | Bit(s) | Init Val | Description                                                                                                      |
|-------|--------|----------|------------------------------------------------------------------------------------------------------------------|
| USRPC | 31:0   | 0b       | Unknown SCI Rx Packet CNT.  Number of packets received with an unrecognized SCI but still forwarded to the host. |



#### 8.2.3.16 LinkSec Rx SC Statistic Counters

These counters are defined by the specification as 64 bits while implementing only 32 bits in hardware. The KaY must implement the 64-bit counter in software by polling regularly the hardware statistic counters. Hardware counters wrap around from 0xFF..F to 0x0 and cleared on read.

## 8.2.3.16.1 LinkSec Rx Unchecked Packets — LSECRXUC (0x08F58; RC)

Software/firmware needs to maintain the full-sized register.

| Field | Bit(s) | Init Val | Description                                                                                                                                                 |
|-------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| URPC  | 31:0   | 0×0      | Unchecked Rx Packet CNT.  Number of packets received with LinkSec encapsulation (SecTag) while Validate Frames is disabled (LSECRXCTRL bits 3:2 equal 00b). |

## 8.2.3.16.2 LinkSec Rx Delayed Packets — LSECRXDELAY (0x08F5C; RC)

Software/firmware needs to maintain the full-sized register.

|   | Field | Bit(s) | Init Val | Description                                                                                                                                                          |
|---|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [ | DRPC  | 31:0   | 0×0      | Delayed Rx Packet CNT.  Number of packets received and accepted for validation having failed replay protection and Replay Protect is false (LSECRXCTRL bit 7 is 0b). |

#### 8.2.3.16.3 LinkSec Rx Late Packets — LSECRXLATE (0x08F60; RC)

Software/firmware needs to maintain the full-sized register.

| Field | Bit(s) | Init Val | Description                                                                                                                                                      |
|-------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LRPC  | 31:0   | 0x0      | Late Rx Packet CNT.  Number of packets received and accepted for validation having failed replay-protection and Replay Protect is true (LSECRXCTRL bit 7 is 1b). |



#### 8.2.3.17 LinkSec Rx SA Statistic Counters

These counters are defined by the specification as 64 bits while implementing only 32 bits in hardware. The KaY must implement the 64-bit counter in software by polling regularly the hardware statistic counters. Hardware counters wrap around from 0xFF..F to 0x0 and cleared on read.

## 8.2.3.17.1 LinkSec Rx Packet OK — LSECRXOK[n] (0x08F64 + 4\*n, n=0...1; RC)

| Field | Bit(s) | Init Val | Description                                                                                                 |
|-------|--------|----------|-------------------------------------------------------------------------------------------------------------|
| ORPC  | 31:0   | 0×0      | OK Rx Packet CNT.  Number of packets received that were valid (authenticated) and passed replay protection. |

### 8.2.3.17.2 LinkSec Rx Invalid — LSECRXINV[n] (0x08F6C + 4\*n, n=0...1; RC)

| Field | Bit(s) | Init Val | Description                                                                                                                |
|-------|--------|----------|----------------------------------------------------------------------------------------------------------------------------|
| ICRPC | 31:0   | 0×0      | Invalid Rx Packet CNT.  Number of packets received that were not valid (authentication failed) and were forwarded to host. |

### 8.2.3.17.3 LinkSec Rx Not valid count — LSECRXNV[n] (0x08F74 + 4\*n, n=0...1; RC)

| Field | Bit(s) | Init Val | Description                                                                                                        |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------|
| ICRPC | 31:0   | 0x0      | Not valid Rx Packet CNT.  Number of packets received that were not valid (authentication failed) and were dropped. |

## 8.2.3.17.4 LinkSec Rx Unused SA Count — LSECRXUNSA (0x08F7C; RC)

| Field  | Bit(s) | Init Val | Description                                                                                                                                                                                 |
|--------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISSRPC | 31:0   | 0x0      | Invalid SA Rx Packet CNT.  Number of packets received that were associated with an SA that is not in use (no match on auto-negotiation or not valid or retired) and were forwarded to host. |



# 8.2.3.17.5 LinkSec Rx Not Using SA Count — LSECRXNUSA (0x08F80; RC)

| Field  | Bit(s) | Init Val | Description                                                                                                                                                                       |
|--------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISSRPC | 31:0   | 0x0      | Invalid SA Rx Packet CNT.  Number of packets received that were associated with an SA that is not in use (No match on auto-negotiation or not valid or retired) and were dropped. |



### 8.2.3.18 IPsec Registers

IPsec registers are owned by the PF in an IOV mode.

Unlike LinkSec, there is no added value here to encrypt the SA contents when being read by software because the SA contents is available in clear text from system memory like for any IPsec flow handled in software.

#### **8.2.3.18.1 IPsec Tx Index — IPSTXIDX (0x08900; RW)**

| Field     | Bit(s) | Init Val                  | Description                                                                                                                                                                                                                                             |
|-----------|--------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPS_TX_EN | 0      | 0b<br>(see table<br>note) | IPsec Tx offload enable bit.  0b = IPsec offload ability is disabled for the Tx path, regardless of the contents of the Tx SA table.  1b = IPsec offload ability is enabled for the Tx path.                                                            |
| Reserved  | 2:1    | 00b                       | Reserved.                                                                                                                                                                                                                                               |
| SA_IDX    | 12:3   | 0x0                       | SA index for indirect access into the Tx SA table.                                                                                                                                                                                                      |
| Reserved  | 29:13  | 0x0                       | Reserved.                                                                                                                                                                                                                                               |
| READ      | 30     | 0b<br>SC by HW            | Read Command.  When set, the contents of the Tx SA table entry pointed by the SA_IDX field is loaded into the IPSTXKEY 03 and IPSTXSALT registers.  Immediately self cleared by hardware once the entry contents has been loaded into the registers.    |
| WRITE     | 31     | 0b<br>SC by HW            | Write Command.  When set, the contents of the IPSTXKEY 03 and IPSTXSALT registers are loaded into the Tx SA table entry pointed to by the SA_IDX field.  Immediately self cleared by hardware once the entry contents have been loaded into the memory. |

**Notes:** Write and Read bits must not be set at the same time by software.

IPS\_TX\_EN is RW, but it is RO if fused-off and/or if SECTXCTRL.SECTX\_DIS is set to 1b.

### 8.2.3.18.2 IPsec Tx Key Registers — IPSTXKEY[n] (0x08908 + 4\*n, n=0...3; RW)

| Field       | Bit(s) | Init Val | Description                                                                                                                                                             |
|-------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AES-128 KEY | 31:0   | 0x0      | 4 bytes of a 16-byte key that has been read/written from/into the Tx SA entry pointed to by SA_IDX.  n=0 Contains the LSB of the key.  n=3 Contains the MSB of the key. |



#### 8.2.3.18.3 IPsec Tx Salt Register — IPSTXSALT (0x08904; RW)

| Field        | Bit(s) | Init Val | Description                                                                            |
|--------------|--------|----------|----------------------------------------------------------------------------------------|
| AES-128 SALT | 31:0   | 0x0      | 4-byte salt that has been read/written from/into the Tx SA entry pointed to by SA_IDX. |

#### **8.2.3.18.4 IPsec Rx Index — IPSRXIDX (0x08E00; RW)**

| Field     | Bit(s) | Init Val                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|--------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPS_RX_EN | 0      | 0b<br>(see table<br>note) | IPsec Rx offload enable bit.  0b = IPsec offload ability is disabled for the Rx path, regardless of the contents of Rx SA tables.  1b = IPsec offload ability is enabled for the Rx path.                                                                                                                                                                                                                                                                                                                                                        |
| TABLE     | 2:1    | 00b                       | Table select bits.  00b = No Rx SA table is accessed.  01b = IP address table is accessed.  10b = SPI table is accessed.  11b = Key table is accessed.                                                                                                                                                                                                                                                                                                                                                                                           |
| TB_IDX    | 12:3   | 0x0                       | Table index bits for indirect access into the Rx SA table selected by the <i>Table</i> bits.  When accessing the IP address table, only the seven least significant bits of this field are meaningful.                                                                                                                                                                                                                                                                                                                                           |
| Reserved  | 29:13  | 0x0                       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| READ      | 30     | 0b<br>SC by HW            | Read Command.  When set, the contents of the Rx SA table entry as pointed to by the [TABLE, TB_IDX] fields is loaded into the corresponding registers.  Immediately self cleared by hardware once the entry contents have been loaded into the corresponding registers.  For instance, if this bit is set together with Table=10b and TB_IDX=0x9, then the SPI value stored in entry nine is loaded into the IPSRXSPI 03 registers. Rx SA registers related to another Rx SA table (like IPSRXKEY 03 registers) must not be read when Table=01b. |
| WRITE     | 31     | 0b<br>SC by HW            | Write command.  When set, the contents of the registers affected by the Rx SA table pointed to by the Table field is loaded into the table entry pointed to by the TB_IDX field.  Immediately self cleared by hardware once the entry contents have been loaded into the memory.  For instance, if this bit is set together with Table=10b and TB_IDX=0x9, then the value written in IPSRXSPI 03 registers is loaded into the SPI table entry nine.                                                                                              |

#### **Notes:**

Write and Read bits must not be set at the same time by software.

 $\ensuremath{\mathsf{IPS\_RX\_EN}}$  is RW, but it is RO if fused-off and/or if SECRXCTRL.SECRX\_DIS is set to 1b.

Software is not allowed to write/read access registers that belong to different Rx SA tables without writing the IPSRXIDX register in between for setting the *WriteRead* bit. Refer to Rx SA tables access rules described in Section 7.12.9.2.



Software should not make changes in the Rx SA tables while changing the IPSEC\_EN bit.

## 8.2.3.18.5 IPsec Rx IP address Register — IPSRXIPADDR (0x08E04 + 4\*n, n=0...3; RW)

These registers are related to the IP Address table.

| Field  | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                      |
|--------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IPADDR | 31:0   | 0x0      | 4 bytes of a16-byte destination IP address for the associated Rx SA(s).  n=0 Contains the MSB for an IPv6 IP address.  n=3 Contains an IPv4 IP address or the LSB for an IPv6 IP address.  For an IPv4 address, IPSRXIPADDR 02 must be written with zeros.  Note: Field is defined in big endian (LS byte is first on the wire). |

#### 8.2.3.18.6 IPsec Rx SPI Register — IPSRXSPI (0x08E14; RW)

This register is related to the Rx SPI table.

| Field | Bit(s) | Init Val | Description                                                                                        |
|-------|--------|----------|----------------------------------------------------------------------------------------------------|
| SPI   | 31:0   | 0x0      | SPI field for the SPI entry.  Note: Field is defined in big endian (LS byte is first on the wire). |

#### 8.2.3.18.7 IPsec Rx SPI Register — IPSRXIPIDX (0x08E18; RW)

This register is related to the Rx SPI table.

| Field    | Bit(s) | Init Val | Description                                                                                                      |
|----------|--------|----------|------------------------------------------------------------------------------------------------------------------|
| IP_IDX   | 6:0    | 0x0      | IP Index.  Index in the IP address table where the destination IP address associated to that SPI entry is found. |
| Reserved | 31:7   | 0x0      | Reserved.                                                                                                        |

### 8.2.3.18.8 IPsec Rx Key Register — IPSRXKEY[n] (0x08E1C + 4\*n, n=0...3; RW)

These registers are related to the Rx KEY table.

| Field       | Bit(s) | Init Val | Description                                                                                                   |
|-------------|--------|----------|---------------------------------------------------------------------------------------------------------------|
| AES-128 KEY | 31:0   | 0x0      | 4 bytes of a16-byte key of the KEY entry.  n=0 Contains the LSB of the key.  n=3 Contains the MSB of the key. |



### 8.2.3.18.9 IPsec Rx Salt Register — IPSRXSALT (0x08E2C; RW)

This register is related to the Rx KEY table.

| Field        | Bit(s) | Init Val | Description                              |
|--------------|--------|----------|------------------------------------------|
| AES-128 SALT | 31:0   | 0x0      | 4-byte salt associated to the KEY entry. |

### 8.2.3.18.10 IPsec Rx Mode Register — IPSRXMOD (0x08E30; RW)

This register is related to the Rx KEY table.

| Field    | Bit(s) | Init Val | Description                                                                                                                                        |
|----------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| VALID    | 0      | 0b       | Valid Bit.  0b = The KEY entry is not valid.  1b = The KEY entry is valid.                                                                         |
| Reserved | 1      | 0b       | Reserved.                                                                                                                                          |
| PROTO    | 2      | 0b       | IPsec Protocol Select.  0b = The KEY entry offloads AH packets. 1b = The KEY entry offloads ESP packets.                                           |
| DECRYPT  | 3      | 0b       | Decryption Bit. When set, hardware performs decryption offload for this KEY entry. Meaningful only if the <i>Proto</i> bit is set (like ESP mode). |
| IPv6     | 4      | 0b       | IPv6 Type.  0b = Only matched IPv4 packets are offloaded for that KEY entry.  1b = Only matched IPv6 packets are offloaded for that KEY entry.     |
| Reserved | 31:5   | 0x0      | Reserved.                                                                                                                                          |



### **8.2.3.19** Timers Registers

#### **8.2.3.19.1** TCP Timer — TCPTIMER (0x0004C; RW)

| Field          | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Duration       | 7:0    | 0x0      | Duration. Duration of the TCP interrupt interval, in ms.                                                                                                                                                                                                                                                                                                                                                      |
| KickStart      | 8      | 0b       | Counter kick-start. Writing a 1b to this bit kick-starts the counter down-count from the initial value defined in the <i>Duration</i> field. Writing 0b has no effect (WS).                                                                                                                                                                                                                                   |
| TCPCountEn     | 9      | Ob       | TCP Count Enable.  0b = TCP timer counting is disabled.  1b = TCP timer counting is enabled.  Upon enabling, TCP counter must count from its internal state. If the internal state is equal to zero, down-count does not restart until <i>KickStart</i> is activated. If the internal state is not 0b, down-count continues from the internal state. This enables a pause of the counting for debug purposes. |
| TCPCountFinish | 10     | Ob       | TCP Count Finish.  This bit enables software to trigger a TCP timer interrupt, regardless of the internal state.  0b = No effect (WS).  1b = Triggers an interrupt and resets the internal counter to its initial value. Down-count does not restart until either <i>KickStart</i> is activated or <i>Loop</i> is set.                                                                                        |
| Loop           | 11     | 0b       | TCP Loop.  0b = TCP counter must stop at a zero value, and must not re-start until KickStart is activated.  1b = TCP counter must reload duration each time it reaches zero, and must go on down-counting from this point without kick-starting.                                                                                                                                                              |
| Reserved       | 31:12  | 0x0      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                     |



### 8.2.3.20 FCoE Registers

#### 8.2.3.20.1 Tx FC SOF Flags Register - TSOFF (0x04A98; RW)

| Field | Bit(s) | Init Val | Description                                                                                                              |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------|
| SOF0  | 7:0    | 0x2D     | Start Of Frame 0. Class 2 Start of Frame used in the first packet of FC sequence. Default setting of SOFi2.              |
| SOF1  | 15:8   | 0x2E     | Start Of Frame 1. Class 3 Start of Frame used in the first packet of FC sequence. Default setting of SOFi3.              |
| SOF2  | 23:16  | 0x35     | Start Of Frame 2. Class 2 Start of Frame used in all packets but the first one of FC sequence. Default setting of SOFn2. |
| SOF3  | 31:24  | 0x36     | Start Of Frame 3. Class 3 Start of Frame used in all packets but the first one of FC sequence. Default setting of SOFn3. |

#### 8.2.3.20.2 Tx FC EOF Flags Register - TEOFF (0x04A94; RW)

| Field | Bit(s) | Init Val | Description                                                                                            |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------|
| EOF0  | 7:0    | 0x41     | End Of Frame 0.  By default it is set to EOFn code used in all packets but the last one on a sequence. |
| EOF1  | 15:8   | 0x42     | End Of Frame 1.  By default it is set to EOFt code used to close a sequence.                           |
| EOF2  | 23:16  | 0x49     | End Of Frame 2.  By default it is set to EOFni code.                                                   |
| EOF3  | 31:24  | 0x50     | End Of Frame 3.  By default it is set to EOFa code.                                                    |

#### FCoE Rx registers

#### 8.2.3.20.3 Rx FC SOF Flags Register - RSOFF (0x051F8; RW)

| Field | Bit(s) | Init Val | Description                                                                                                    |
|-------|--------|----------|----------------------------------------------------------------------------------------------------------------|
| SOF0  | 7:0    | 0x2D     | Start Of Frame 0. Class 2 Start of Frame used in the first packet of FC sequence. Default setting of SOFi2.    |
| SOF1  | 15:8   | 0x2E     | Start Of Frame 1.<br>Class 3 Start of Frame used in the first packet of FC sequence. Default setting of SOFi3. |



| Field | Bit(s) | Init Val | Description                                                                                                                 |
|-------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| SOF2  | 23:16  | 0x35     | Start Of Frame 2.<br>Class 2 Start of Frame used in all packets but the first one of FC sequence. Default setting of SOFn2. |
| SOF3  | 31:24  | 0x36     | Start Of Frame 3. Class 3 Start of Frame used in all packets but the first one of FC sequence. Default setting of SOFn3.    |

### 8.2.3.20.4 Rx FC EOF Flags Register - REOFF (0x05158; RW)

| Field | Bit(s) | Init Val | Description                                                                                            |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------|
| EOF0  | 7:0    | 0x41     | End Of Frame 0.  By default it is set to EOFn code used in all packets but the last one on a sequence. |
| EOF1  | 15:8   | 0x42     | End Of Frame 1.  By default it is set to EOFt code used to close a sequence.                           |
| EOF2  | 23:16  | 0x49     | End Of Frame 2. By default it is set to EOFni code.                                                    |
| EOF3  | 31:24  | 0x50     | End Of Frame 3.  By default it is set to EOFa code.                                                    |

### 8.2.3.20.5 FC Receive Control — FCRXCTRL (0x05100; RW)

| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                               |
|----------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCOELLI  | 0      | 0b       | Low Latency Interrupt by FCoE Frame.  When set to 1b any FCP-RSP frame or last data packet in a sequence with the Sequence Initiative bit set, generates a Low Latency Interrupt (LLI).                                                                                                   |
| SavBad   | 1      | 0        | Enable Save Bad Frame.  Whenset to 1b, frames with good Ethernet CRC and bad FC CRC are posted to the legacy receive queues. If the SavBad bit is set to 0b, such frames are discarded. In both cases frames with bad FC CRC increment the FCCRC statistic counter.                       |
| FRSTRDH  | 2      | 0        | Enable First Read Packet Header.  This field impacts received packets that are off-loaded by Large FC receive while their FC payload is posted directly to the user buffers. When set, headers of the first frame that matches an FC DDP context are posted to the legacy receive queues. |
| LASTSEQH | 3      | 0        | Enable Headers of Last Frame in a Sequence.  This field impacts received packets that are off-loaded by Large FC receive while their FC payload is posted directly to the user buffers. When set, headers of Last Frame in a Sequence are posted to the legacy receive queues.            |
| ALLH     | 4      | 0        | Enable All Headers.  This field impacts received packets that are off-loaded by Large FC receive while their FC payload is posted directly to the user buffers. When set, headers of any received packet are posted to the legacy receive queues.                                         |



| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                    |
|----------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FRSTSEQH | 5      | 0        | Enable First Sequence Packet Header.  This field impacts received packets that are off-loaded by Large FC receive while their FC payload is posted directly to the user buffers. When set, headers of the first frame in any sequence are posted to the legacy receive queues. |
| ICRC     | 6      | 0        | Ignore Bad FC CRC.  When set, the 82599 ignores bad FC CRC. In this case packets might be processed by the Large FC receive even if they carry bad FC CRC.                                                                                                                     |
| FCCRCBO  | 7      | 1        | FC CRC Byte Ordering.  When set to 1b, the FC CRC bytes are treated in Rx as big Endian. Whenset to 0b, the FC CRC are treated as little endian (as Ethernet CRC). This bit should be set to the same value as DMATXCTL.FCCRCBO.                                               |
| FCOEVER  | 11:8   | 0        | Supported FCoE Version Number. FCoE frames that carry higher version number than FCOEVER are not processed by the FCoE Rx offload logic.                                                                                                                                       |
| Reserved | 31:12  | 0x0      | Reserved.                                                                                                                                                                                                                                                                      |

#### 8.2.3.20.6 FCoE Redirection Control — FCRECTL (0x0ED00; RW)

| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                                                                                                              |
|----------|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ENA      | 0      | Ob       | FC Redirection Enable.  When cleared, the redirection table is not active. When set to 1b the FC redirection is enabled.  Software Note: When FC redirection is enabled, the Pool Enable and the Queue Enable bits in the ETQF and ETQS registers must be cleared for FCoE data packets. |
| Reserved | 31:1   | 0x0      | Reserved.                                                                                                                                                                                                                                                                                |

## 8.2.3.20.7 FCoE Redirection Table — FCRETA[n] (0x0ED10 + 4\*n, n=0...7; RW)

| Field       | Bit(s) | Init Val | Description                                                                                                                                                             |
|-------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table Entry | 6:0    | 0×0      | Table Entry.  Defines the redirection output queue number. Register 'n' is the table entry index 'n' which is the matched value to the 3 LS bits of the FC exchange ID. |
| Reserved    | 31:7   | 0x0      | Reserved.                                                                                                                                                               |

### 8.2.3.20.8 FC User Descriptor PTR Low — FCPTRL (0x02410; RW)

| Field   | Bit(s) | Init Val | Description                                                                                                                                                                                 |
|---------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PTR_LOW | 31:0   | N/A      | User Descriptor PTR Low.  Four least significant bytes of the physical pointer to the user descriptor list. The pointer must be 16-byte aligned so the four LS bits are read only as zeros. |



### 8.2.3.20.9 FC User Descriptor PTR High — FCPTRH (0x02414; RW)

| Field  | Bit(s) | Init Val | Description                                                                                                |
|--------|--------|----------|------------------------------------------------------------------------------------------------------------|
| PTR_HI | 31:0   | N/A      | User Descriptor PTR High. Four most significant bytes of the physical pointer to the user descriptor list. |

### **8.2.3.20.10** FC Buffer Control — FCBUFF (0x02418; RW)

| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                                                |
|----------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Valid    | 0      | 0b       | DMA Context Valid.  When set to 1b indicates that the context is valid. If software clears the Context Valid bit, software should poll it until it is actually cleared by hardware before unlocking the user buffers.      |
| First    | 1      | 0b       | DMA First.  This bit is a status indication. Software should clear it during FC context programming.  The DMA unit sets this bit when it receives a frame that matches the context and marked by the filter unit as first. |
| Last     | 2      | 0b       | DMA Last. This bit is a status indication. Software should clear it during FC context programming.Hardware sets this bit when it exhausts the last user buffer.                                                            |
| BUFFSIZE | 4:3    | 00b      | Buffer Size.  This field defines the user buffer size used in this context as follows: $00b = 4 \text{ KB.}$ $10b = 16 \text{ KB.}$ $01b = 8 \text{ KB.}$ $11b = 64 \text{ KB.}$                                           |
| Reserved | 6:5    | 00b      | Reserved.                                                                                                                                                                                                                  |
| WRCONTX  | 7      | Ob       | Write DDP Context.  This bit should be set to 1b for write exchange context aimed for target (responder) usage. This bit should be set to 0b for read exchange context aimed for initiator (originator) usage.             |
| BUFFCNT  | 15:8   | 0×0      | Buffer Count.  Defines the number of the user buffers while 0x0 equals 256. It is programmed by software and updated by hardware during reception.                                                                         |
| Offset   | 31:16  | 0x0      | User Buffer Offset.  Byte offset within the user buffer to which the FC data of large FC receive should be posted.                                                                                                         |



#### 8.2.3.20.11 FC Receive DMA RW — FCDMARW (0x02420; RW)

| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                                                     |
|----------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCoESEL  | 8:0    | 0x0      | FCoE context Select. This field defines the FCoE Rx context index (equals the OX_ID for that context).                                                                                                                          |
| Reserved | 12:9   | 0x0      | Reserved.                                                                                                                                                                                                                       |
| Reserved | 13     | 0        | Reserved.                                                                                                                                                                                                                       |
| WE       | 14     | Ob       | Write Enable.  When this bit is set, the content of FCPTRL, FCPTRH and FCBUFF registers are programmed to the FCoE DMA context of index FCoESEL. This bit should never be set together with the <i>RE</i> bit in this register. |
| RE       | 15     | 0b       | Read Enable.  When this bit is set, the internal FCoE DMA context of index FCoESEL is fetched to the FCPTRL, FCPTRH and FCBUFF registers. This bit should never be set together with the WE bit in this register.               |
| LASTSIZE | 31:16  | 0x0      | Last User Buffer Size.  Defines the size in bytes of the last user buffer.                                                                                                                                                      |

#### 8.2.3.20.12 FC FLT Context — FCFLT (0x05108; RW)

| Field    | Bit(s) | Init Val | Description                                                                                                                                                                                     |
|----------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Valid    | 0      | N/A      | Filter Context Valid. When set to 1b indicates that the context is valid.                                                                                                                       |
| First    | 1      | N/A      | Filter First.  This bit is a status indication. Software should clear it during FC context programming.  The filter unit sets this bit when it receives a first frame that matches the context. |
| Reserved | 7:2    | N/A      | Reserved.                                                                                                                                                                                       |
| SEQ_ID   | 15:8   | N/A      | Sequence ID.  The sequence ID of the last received frame. Initialized to 0x0 by the driver at context programming.                                                                              |
| SEQ_CNT  | 31:16  | N/A      | Sequence Count.  The sequence count of the expected received frame. Initialized to 0x0 by the driver at context programming.                                                                    |

### 8.2.3.20.13 FC Offset Parameter — FCPARAM (0x051D8; RW)

| Field | Bit(s) | Init Val | Description                                                                                                                                                                                                             |
|-------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PARAM | 31:0   | 0×0      | FC Parameter.  This field contains the expected FC parameter in the next received frame. Initialized to 0x0 by the driver at context programming.  Note: Field is defined in big endian (LS byte is first on the wire). |