

## **9.3.3.4 Status Register (0x6; RO)**

Shaded bits are not used by this implementation and are hardwired to 0b. Each function has its own Status register. Unless explicitly specified, functionality is the same in both functions.

| Bits | Init Val | RW   | Description                                                                                                                                                                                                                                                                                              |  |  |
|------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2:0  | 0b       |      | Reserved.                                                                                                                                                                                                                                                                                                |  |  |
| 3    | 0b       | RO   | Interrupt Status. <sup>1</sup>                                                                                                                                                                                                                                                                           |  |  |
| 4    | 1b       | RO   | New Capabilities.  Indicates that a device implements extended capabilities. The 82599 sets this bit and implements a capabilities list to indicate that it supports PCI Power Management, Message Signaled Interrupts (MSI), Enhanced Message Signaled Interrupts (MSI-X), VPD and the PCIe extensions. |  |  |
| 5    | 0b       |      | 66 MHz Capable – Hard wire to 0b.                                                                                                                                                                                                                                                                        |  |  |
| 6    | 0b       |      | Reserved.                                                                                                                                                                                                                                                                                                |  |  |
| 7    | 0b       |      | Fast Back-to-Back Capable – Hard wire to 0b.                                                                                                                                                                                                                                                             |  |  |
| 8    | 0b       | RW1C | Data Parity Reported.                                                                                                                                                                                                                                                                                    |  |  |
| 10:9 | 00b      |      | DEVSEL Timing – Hard wire to 0b.                                                                                                                                                                                                                                                                         |  |  |
| 11   | 0b       | RW1C | Signaled Target Abort.                                                                                                                                                                                                                                                                                   |  |  |
| 12   | 0b       | RW1C | Received Target Abort.                                                                                                                                                                                                                                                                                   |  |  |
| 13   | 0b       | RW1C | Received Master Abort.                                                                                                                                                                                                                                                                                   |  |  |
| 14   | 0b       | RW1C | Signaled System Error.                                                                                                                                                                                                                                                                                   |  |  |
| 15   | 0b       | RW1C | Detected Parity Error.                                                                                                                                                                                                                                                                                   |  |  |

<sup>1.</sup> The Interrupt Status field is a RO field that indicates that an interrupt message is pending internally to the device.

## 9.3.3.5 Revision Register (0x8; RO)

The default revision ID of this device is 0x00. The value of the rev ID is a logic XOR between the default value and the value in EEPROM word 0x1D. Note that LAN 0 and LAN 1 functions have the same revision ID.

### 9.3.3.6 Class Code Register (0x9; RO)

The class code is a read-only value that identifies the device functionality according to the value of the *Storage Class* bit in the EEPROM PCIe Configuration (Offset 0x01).

- Class Code = 0x020000 (Ethernet Adapter) if EEPROM->Storage Class = 0b
- Class Code = 0x010000 (SCSI Storage device) if EEPROM->Storage Class = 1b



In the dummy function the class code equals to 0xFF0000.

### 9.3.3.7 Cache Line Size Register (0xC; RW)

This field is implemented by PCIe devices as a read/write field for legacy compatibility purposes but has no impact on any PCIe device functionality. Loaded from the EEPROM. All functions are initialized to the same value.

### 9.3.3.8 Latency Timer (0xD; RO), Not Supported

Not used. Hard wire to 0b.

## 9.3.3.9 Header Type Register (0xE; RO)

This indicates if a device is single- or multi-function. If a single LAN function is the only active one then this field has a value of 0x00 to indicate a single function device. If other functions are enabled then this field has a value of 0x80 to indicate a multi-function device. Table 9-2 lists the different options to set the header type field.

**Table 9-2 Header Type Settings** 

| Lan 0 Enable | Lan 1 Enable | Cross-Mode Enable | <b>Dummy Function Enable</b> | Header Type Expected Value |
|--------------|--------------|-------------------|------------------------------|----------------------------|
| 0            | 0            | Х                 | X                            | N/A (no function)          |
| 1            | 0            | 0                 | Х                            | 0x00                       |
| 0            | 1            | 0                 | 0                            | 0x00                       |
| 0            | 1            | 0                 | 1                            | 0x80 (dummy exist)         |
| 1            | 1            | Х                 | X                            | 0x80 (dual function)       |
| 1            | 0            | 1                 | 0                            | 0x00                       |
| 1            | 0            | 1                 | 1                            | 0x80 (dummy exist)         |
| 0            | 1            | 1                 | Х                            | 0x00                       |

### 9.3.3.10 Subsystem Vendor ID Register (0x2C; RO)

This value can be loaded automatically from the EEPROM at power up or reset. A value of 0x8086 is the default for this field at power up if the EEPROM does not respond or is not programmed. All functions are initialized to the same value.



## 9.3.4 Subsystem ID Register (0x2E; RO)

This value can be loaded automatically from the EEPROM at power up with a default value of 0x0000.

| PCI Function  | Default Value | EEPROM Address |  |
|---------------|---------------|----------------|--|
| LAN Functions | 0x0000        | 0x0B           |  |

## **9.3.5 Cap\_Ptr Register (0x34; RO)**

The Capabilities Pointer field (Cap\_Ptr) is an 8-bit field that provides an offset in the 82599's PCI configuration space for the location of the first item in the capabilities linked list. The 82599 sets this bit and implements a capabilities list to indicate that it supports PCI power management, MSIs, and PCIe extended capabilities. Its value is 0x40, which is the address of the first entry: PCI power management.

### 9.3.5.1 Interrupt Line Register (0x3C; RO)

Read/write register programmed by software to indicate which of the system interrupt request lines the 82599's interrupt pin is bound to. Refer to the PCI definition for more details. Each PCI function has its own register.

Max\_Lat/Min\_Gnt not used. Hard wired to 0b.

## 9.3.5.2 Interrupt Pin Register (0x3D; RO)

Read-only register. LAN  $0 / \text{LAN } 1^1 - \text{A}$  value of 0x1...0x4 indicates that this function implements a legacy interrupt on INTA#...INTD# respectively. Loaded from the EEPROM word offset 0x01 in the EEPROM PCIe Configuration Space per function. Refer to the following detailed explanation for cases in which any of the LAN port(s) are disabled.

<sup>1.</sup> If only a single device/function of the 82599 component is enabled, this value is ignored and the Interrupt Pin field of the enabled device reports INTA# usage.



# 9.3.6 Mandatory PCI Configuration Registers — BARs

# 9.3.6.1 Memory and IO Base Address Registers (0x10...0x27; RW)

Base Address Registers (BARs) are used to map the 82599 register space of the device functions. The 82599 has a memory BAR, I/O BAR and MSI-X BAR described in Table 9-3. The BARs location and sizes are described in the Table 9-3 and Table 9-4. The fields within each BAR are then described in Table 9-4.

Table 9-3 the 82599 Base Address Registers Description — LAN 0 / LAN 1

| Mapping Windows | Mapping Description                                                                                                                                                                                                                                                                                     |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory BAR      | The internal registers memories and external Flash device are accessed as direct memory mapped offsets from the BAR. Software can access a Dword or 64 bits.                                                                                                                                            |
| I/O BAR         | All internal registers and memories can be accessed using I/O operations. There are two 4-byte registers in the I/O mapping window: Addr Reg and Data Reg accessible as Dword entities. The I/O BAR is supported depending on the <i>IO_Sup</i> bit in the EEPROM at word PCIe Control 3 – Offset 0x07. |
| MSI-X BAR       | The MSI-X vectors and Pending Bit Array (PBA) structures are accessed as direct memory mapped offsets from the MSI-X BAR. Software can access Dword entities.                                                                                                                                           |

#### **Table 9-4** Base Address Registers' Fields

| Field                                               | Bits | RW | Description                                                                                                                                                                                          |  |  |
|-----------------------------------------------------|------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Memory and I/O Space<br>Indication                  | 0    | RO | 0b = Indicates memory space.<br>1b = Indicates I/O.                                                                                                                                                  |  |  |
| Memory Type                                         | 2:1  | RO | 10b = 64-bit BAR                                                                                                                                                                                     |  |  |
| Prefetch Memory                                     | 3    | R  | 0b = Non-prefetchable space.  1b = Prefetchable space.  This bit should be set only on systems that do not generate prefetchable cycles.  This bit is loaded from the <i>PREFBAR</i> bit in the NVM. |  |  |
| Address Space (low register for 64-bit memory BARs) | 31:4 | RW | The length of the RW bits and RO 0b bits depend on the mapping window sizes. Initial value of the RW fields is 0x0.                                                                                  |  |  |
|                                                     |      |    | Mapping Window RO bits                                                                                                                                                                               |  |  |
|                                                     |      |    | MSI-X space is 16 KB. 13:4                                                                                                                                                                           |  |  |
|                                                     |      |    | I/O space size is 32 bytes (32-bit BAR). 4:0                                                                                                                                                         |  |  |
|                                                     |      |    | Memory CSR + Flash BAR size depends on EEPROM PCIe Control 3 word, Flash_Size and CSR_Size fields.  16:4 for 1 17:4 for 2 and so on                                                                  |  |  |



# 9.3.6.2 Expansion ROM Base Address Register (0x30; RW)

This register is used to define the address and size information for boot-time access to the optional Flash memory. It is enabled by EEPROM words 0x24 and 0x14 for LAN 0 and LAN 1, respectively. This register returns a zero value for functions without an expansion ROM window.

| Field    | Bit(s) | RW | Init Val | Description                                                                                                                    |  |
|----------|--------|----|----------|--------------------------------------------------------------------------------------------------------------------------------|--|
| En       | 0      | RW | 0b       | 0b = Disables expansion ROM access.<br>1b = Enables expansion ROM access.                                                      |  |
| Reserved | 10:1   | R  | 0b       | Always read as 0b. Writes are ignored.                                                                                         |  |
| Address  | 31:11  | RW | 0b       | Read-write bits are hard wired to 0b and dependent on the memory mapping window size.                                          |  |
|          |        |    |          | The LAN Expansion ROM spaces can be either 64 KB or up to 8 MB in powers of 2. Mapping window size is set by EEPROM word 0x0F. |  |

## 9.3.7 PCIe Capabilities

The first entry of the PCI capabilities link list is pointed to by the Cap\_Ptr register. Table 9-5 lists the capabilities supported by the 82599.

Table 9-5 PCI Capabilities List

| Address   | Item                 | Next Pointer             |  |
|-----------|----------------------|--------------------------|--|
| 0x40-4F   | PCI Power Management | 0x50 / 0xA0 <sup>1</sup> |  |
| 0x50-6F   | MSI                  | 0x70                     |  |
| 0x70-8F   | MSI-X                | 0xA0                     |  |
| 0xA0-DF   | PCIe Capabilities    | 0xE0 / 0x00              |  |
| 0xE0-0xEF | VPD Capability       | 0x00                     |  |

<sup>1.</sup> In the dummy function, the power management capability points to the PCIe capabilities.

#### 9.3.7.1 PCI Power Management Capability

All fields are reset at full power up. All fields except PME\_En and PME\_Status are reset after exiting from the D3cold state. If AUX power is not supplied, the PME\_En and PME\_Status fields also reset after exiting from the D3cold state. Refer to the detailed description for registers loaded from the EEPROM at initialization.



| Byte Offset | Byte 3                         | Byte 2            | Byte 1                        | Byte 0               |
|-------------|--------------------------------|-------------------|-------------------------------|----------------------|
| 0x40        | Power Managen                  | nent Capabilities | Next Pointer (0x50 /<br>0xA0) | Capability ID (0x01) |
| 0x44        | Data Bridge Support Extensions |                   | Power Managemer               | nt Control & Status  |

#### 9.3.7.1.1 Capability ID Register (0x40; RO)

This field equals 0x01 indicating the linked list item as being the PCI Power Management registers.

#### **9.3.7.1.2 Next Pointer Register (0x41; RO)**

This field provides an offset to the next capability item in the capability list. This field equals for both LAN ports to 0x50 pointing to the MSI capability. In dummy function, it equals to 0xA0 pointing to the PCIe Capabilities.

# 9.3.7.1.3 Power Management Capabilities — PMC Register (0x42; RO)

This field describes the device functionality during the power management states as listed in the following table. Note that each device function has its own register.

| Bits  | RW | Default | Description                                                                                                                                                                                                                 |  |  |  |
|-------|----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15:11 | RO | 01001b  | PME_Support. This 5-bit field indicates the power states in which the function can assert PME#. Condition Functionality Values:  • No AUX Pwr PME at D0 and D3hot = 01001b  • AUX Pwr PME at D0, D3hot, and D3cold = 11001b |  |  |  |
| 10    | RO | 0b      | D2_Support. The 82599 does not support the D2 state.                                                                                                                                                                        |  |  |  |
| 9     | RO | 0b      | D1_Support. The 82599 does not support the D1 state.                                                                                                                                                                        |  |  |  |
| 8:6   | RO | 000b    | AUX Current. Required current defined in the Data register.                                                                                                                                                                 |  |  |  |
| 5     | RO | 1b      | DSI. the 82599 requires its device driver to be executed following a transition to the D0 un-initialized state.                                                                                                             |  |  |  |
| 4     | RO | 0b      | Reserved.                                                                                                                                                                                                                   |  |  |  |
| 3     | RO | 0b      | PME_Clock Disabled. Hard wire to 0b.                                                                                                                                                                                        |  |  |  |
| 2:0   | RO | 011b    | Version. The 82599 complies with the PCI PM specification revision 1.2.                                                                                                                                                     |  |  |  |



# 9.3.7.1.4 Power Management Control / Status Register — PMCSR (0x44; RW)

This register (shown in the following table) is used to control and monitor power management events in the device. Note that each device function has its own PMCSR.

| Bits  | RW    | Default           | Description                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-------|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 15    | RW1CS | 0b at<br>power up | PME_Status.  This bit is set to 1b when the function detects a wake-up event independent of the state of the PME_En bit. Writing a 1b clears this bit.                                                                                                                                                                                                                                                |  |  |
| 14:13 | RO    | 01b               | Data_Scale. This field indicates the scaling factor that's used when interpreting the value of the Data register. This field equals 01b (indicating 0.1 watt/units) and the Data_Select field is set to 0, 3, 4, 7, (or 8 for function 0). Otherwise, it equals 00b.                                                                                                                                  |  |  |
| 12:9  | RW    | 0000Ь             | Data_Select.  This 4-bit field is used to select which data is to be reported through the Data register and  Data_Scale field. These bits are writeable only when power management is enabled via the EEPROM.                                                                                                                                                                                         |  |  |
| 8     | RWS   | 0b at<br>power up | PME_En. Writing a 1b to this register enables Wakeup.                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 7:4   | RO    | 0000b             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 3     | RO    | Ob                | No_Soft_Reset.  This bit is always set to 0b to indicate that the 82599 performs an internal reset upon transitioning from D3hot to D0 via software control of the <i>PowerState</i> bits. Configuration context is lost when performing the soft reset. Upon transition from the D3hot to the D0 state, a full re-initialization sequence is needed to return the 82599 to the D0 Initialized state. |  |  |
| 2     | RO    | 0b                | Reserved for PCIe.                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 1:0   | RW    | 00b               | PowerState. This field is used to set and report the power state of a function as follows: $00b = D0$ $01b = D1 \text{ (cycle ignored if written with this value).}$ $10b = D2 \text{ (cycle ignored if written with this value).}$ $11b = D3$                                                                                                                                                        |  |  |

# 9.3.7.1.5 PMCSR\_BSE Bridge Support Extensions Register (0x46; RO)

This register is not implemented in the 82599; values set to 0x00.



#### 9.3.7.1.6 Data Register (0x47; RO)

This optional register is used to report power consumption and heat dissipation. The reported register is controlled by the *Data\_Select* field in the PMCSR; the power scale is reported in the *Data\_Scale* field in the PMCSR. The data for this field is loaded from the EEPROM if power management is enabled in the EEPROM or with a default value of 0x00. The values for the 82599's functions are as follows:

| Function | D0 (Consume/ Dissipate)              | D3 (Consume/ Dissipate)              | Common                                                                                               | Data_Scale/<br>Data_Select |
|----------|--------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------|----------------------------|
|          | (0x0/0x4)                            | (0x3/0x7)                            | (0x8)                                                                                                |                            |
| 0        | EEP PCIe Control Word at offset 0x06 | EEP PCIe Control Word at offset 0x06 | Multi-function option:<br>EEP PCIe Control Word at<br>offset 0x06<br>Single-function option:<br>0x00 | 01b                        |
| 1        | EEP PCIe Control Word at offset 0x06 | EEP PCIe Control Word at offset 0x06 | 0x00                                                                                                 | 01b                        |

**Note:** For other Data\_Select values the Data register output is reserved (0b).

#### 9.3.7.2 MSI Capability

This structure is required for PCIe devices.

| Byte Offset | Byte 3                | Byte 2                | Byte 1              | Byte 0               |  |  |  |
|-------------|-----------------------|-----------------------|---------------------|----------------------|--|--|--|
| 0x50        | Message Con           | trol (0x0080)         | Next Pointer (0x70) | Capability ID (0x05) |  |  |  |
| 0x54        | Message Address       |                       |                     |                      |  |  |  |
| 0x58        |                       | Message Upper Address |                     |                      |  |  |  |
| 0x5C        | Reserved Message Data |                       |                     |                      |  |  |  |
| 0x60        | Mask Bits             |                       |                     |                      |  |  |  |
| 0x64        | Pending Bits          |                       |                     |                      |  |  |  |

#### 9.3.7.2.1 Capability ID Register (0x50; RO)

This field equals 0x05 indicating that the linked list item as being the MSI registers.

#### **9.3.7.2.2 Next Pointer Register (0x51; RO)**

This field provides an offset to the next capability item in the capability list. Its value of 0x70 and points to MSI-X capability.



#### 9.3.7.2.3 Message Control Register (0x52; RW)

These register fields are listed in the following table. Note that there is a dedicated register (per PCI function) to separately enable its MSI.

| Bits | RW | Default | Description                                                                                                                                                                                                                   |
|------|----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RW | 0b      | MSI Enable.  1b = Message Signaled Interrupts. The 82599 generates an MSI for interrupt assertion instead of INTx signaling.                                                                                                  |
| 3:1  | RO | 000b    | Multiple Messages Capable. indicates a single requested message per function.                                                                                                                                                 |
| 6:4  | RO | 000b    | Multiple Message Enable. returns 000b to indicate that it supports a single message per function.                                                                                                                             |
| 7    | RO | 1b      | 64-bit Capable. A value of 1b indicates that the 82599 is capable of generating 64-bit message addresses.                                                                                                                     |
| 8    | RO | 1b*     | MSI per-vector masking.  0b = Indicates that the 82599 is not capable of per-vector masking.  1b = Indicates that the 82599 is capable of per-vector masking.  Note: The value is loaded from the MSI Mask bit in the EEPROM. |
| 15:9 | RO | 0b      | Reserved. Reads as 0b                                                                                                                                                                                                         |

#### 9.3.7.2.4 Message Address Low Register (0x54; RW)

Written by the system to indicate the lower 32 bits of the address to use for the MSI memory write transaction. The lower two bits always return 0b regardless of the write operation.

#### 9.3.7.2.5 Message Address High Register (0x58; RW)

Written by the system to indicate the upper 32 bits of the address to use for the MSI memory write transaction.

#### 9.3.7.2.6 Message Data Register (0x5C; RW)

Written by the system to indicate the lower 16 bits of the data written in the MSI memory write Dword transaction. The upper 16 bits of the transaction are written as 0b.



### **9.3.7.2.7 Mask Bits Register (0x60; RW)**

The Mask Bits and Pending Bits registers enable software to disable or defer message sending on a per-vector basis. As the 82599 supports only one message, only bit 0 of these registers are implemented.

| Bits | RW | Default | Description                                                                      |
|------|----|---------|----------------------------------------------------------------------------------|
| 0    | RW | 0b      | MSI Vector 0 Mask.<br>If set, the 82599 is prohibited from sending MSI messages. |
| 31:1 | RO | 0x0     | Reserved.                                                                        |

#### 9.3.7.2.8 Pending Bits Register (0x64; RW)

| Bits | RW | Default | Description                                  |
|------|----|---------|----------------------------------------------|
| 0    | RO | 0b      | If set, the 82599 has a pending MSI message. |
| 31:1 | RO | 0x0     | Reserved.                                    |



### 9.3.8 MSI-X Capability

More than one MSI-X capability structure per function is prohibited while a function is permitted to have both an MSI and an MSI-X capability structure.

In contrast to the MSI capability structure, which directly contains all of the control/ status information for the function's vectors, the MSI-X capability structure instead points to an MSI-X table structure and an MSI-X Pending Bit Array (PBA) structure, each residing in memory space.

Each structure is mapped by a BAR belonging to the function that begins at 0x10 in the configuration space. A BAR Indicator Register (BIR) indicates which BAR and a Qword-aligned offset indicates where the structure begins relative to the base address associated with the BAR. The BAR is 64-bit, but must map to the memory space. A function is permitted to map both structures with the same BAR or map each structure with a different BAR.

The MSI-X table structure (Section 9.3.8.2) typically contains multiple entries, each consisting of several fields: *Message Address, Message Upper Address, Message Data*, and *Vector Control*. Each entry is capable of specifying a unique vector.

The PBA structure [MSI-X PBA Register (0x78; RO)] contains the function's pending bits, one per table entry, organized as a packed array of bits within Qwords. The last Qword is not necessarily fully populated.

To request service using a given MSI-X table entry, a function performs a Dword memory write transaction using:

- The contents of the Message Data field entry for data
- The contents of the Message Upper Address field for the upper 32 bits of the address
- The contents of the Message Address field entry for the lower 32 bits of the address

A memory read transaction from the address targeted by the MSI-X message produces undefined results.

The MSI-X table and MSI-X PBA are permitted to co-reside within a naturally aligned 4 KB address range, though they must not overlap with each other.

MSI-X table entries and *Pending* bits are each numbered 0 through N-1, where N-1 is indicated by the *Table Size* field in the MSI-X Message Control register. For a given arbitrary MSI-X table entry K, its starting address can be calculated with the formula:

Entry starting address = Table base + K\*16

For the associated *Pending* bit K, its address for Qword access and bit number within that Qword can be calculated with the formulas:

Qword address = PBA base + (K div 64)\*8

Qword bit $# = K \mod 64$ 

Software that chooses to read *Pending* bit K with Dword accesses can use these formulas:

Dword address = PBA base + (K div 32)\*4

Dword bit $\# = K \mod 32$ 



## 9.3.8.1 MSI-X Capability Structure

| Byte Offset | Byte 3       | Byte 2         | Byte 1              | Byte 0               |
|-------------|--------------|----------------|---------------------|----------------------|
| 0x70        | Message Cont | trol (0x00090) | Next Pointer (0xA0) | Capability ID (0x11) |
| 0x74        |              | Table          | Offset              |                      |
| 0x78        |              | PBA (          | Offset              |                      |

#### 9.3.8.1.1 Capability ID Register (0x70; RO)

This field equals 0x11 indicating that the linked list item as being the MSI-X registers.

#### **9.3.8.1.2 Next Pointer Register (0x71; RO)**

This field provides an offset to the next capability item in the capability list. Its value of 0xA0 points to PCIe capability.

#### 9.3.8.1.3 Message Control Register (0x72; RW)

These register fields are listed in the following table. Note that there is a dedicated register (per PCI function).

| Bits  | RW | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10:0  | RO | 0x3F    | Table Size.  System software reads this field to determine the MSI-X Table Size N, which is encoded as N-1. The 82599 supports up to 64 different interrupt vectors per function.  This field is loaded from the EEPROM MSI_X _N field.                                                                                                                                                                                             |
| 13:11 | RO | 0b      | Always returns 0b on a read. A write operation has no effect.                                                                                                                                                                                                                                                                                                                                                                       |
| 14    | RW | 0b      | Function Mask.  If 1b, all of the vectors associated with the function are masked, regardless of their per-vector Mask bit states.  If 0b, each vector's Mask bit determines whether the vector is masked or not.  Setting or clearing the MSI-X Function Mask bit has no effect on the state of the per-vector Mask bits.                                                                                                          |
| 15    | RW | 0b      | MSI-X Enable.  If 1b and the MSI <i>Enable</i> bit in the MSI Message Control register is 0b, the function is permitted to use MSI-X to request service and is prohibited from using its INTx# pin.  System configuration software sets this bit to enable MSI-X. A device driver is prohibited from writing this bit to mask a function's service request.  If 0b, the function is prohibited from using MSI-X to request service. |



### 9.3.8.1.4 MSI-X Table Offset Register (0x74; RW)

These register fields are listed in the following table.

| Bits | RW | Default | Description                                                                                                                                                                                                                                                                            |  |
|------|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2:0  | RO | 0x3     | Table BIR.  Indicates which one of a function's BARs, beginning at 0x10 in the configuration space, is used to map the function's MSI-X table into the memory space. while BIR values: 05 correspond to BARs 0x100x 24 respectively.                                                   |  |
| 31:3 | RO | 0x000   | Table Offset.  Used as an offset from the address contained in one of the function's BARs to point to the base of the MSI-X table. The lower three <i>Table BIR</i> bits are masked off (set to 0b) by software to form a 32-bit Qword-aligned offset.  Note: This field is read only. |  |

#### 9.3.8.1.5 MSI-X Pending Bit Array — PBA Offset (0x78; RW)

This register fields are listed in the following table.

| Bits | RW | Default | Description                                                                                                                                                                                                                                                        |
|------|----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0  | RO | 0x4     | PBA BIR.  Indicates which one of a function's BARs, beginning at 0x10 in the configuration space, is used to map the function's MSI-X PBA into the memory space. while BIR values: 05 correspond to BARs 0x100x 24 respectively.                                   |
| 31:3 | RO | 0x0400  | PBA Offset.  Used as an offset from the address contained in one of the functions BARs to point to the base of the MSI-X PBA. The lower three PBA BIR bits are masked off (set to 0b) by software to form a 32-bit Qword-aligned offset.  This field is read only. |

#### 9.3.8.2 MSI-X Table Structure

| Dword3 —<br>MSIXTVCTRL | Dword2 —<br>MSIXTMSG | Dword1 —<br>MSIXTUADD | Dword0 —<br>MSIXTADD | Entry<br>Number | BAR 3 — Offset |
|------------------------|----------------------|-----------------------|----------------------|-----------------|----------------|
| Vector Control         | Msg Data             | Msg Upper Addr        | Msg Lower Addr       | 0               | Base (0x0000)  |
| Vector Control         | Msg Data             | Msg Upper Addr        | Msg Lower Addr       | 1               | Base + 1*16    |
| Vector Control         | Msg Data             | Msg Upper Addr        | Msg Lower Addr       | 2               | Base + 2*16    |
|                        |                      |                       |                      |                 |                |
| Vector Control         | Msg Data             | Msg Upper Addr        | Msg Lower Addr       | 63              | Base + 63*16   |
| Vector Control         | Msg Data             | Msg Upper Addr        | Msg Lower Addr       | 64              | Base + 64*16   |
|                        |                      |                       |                      |                 |                |
| Vector Control         | Msg Data             | Msg Upper Addr        | Msg Lower Addr       | 255             | Base + 255*16  |



Note:

All MSI-X vectors > MSI-X 63, are usable only by the Virtual Functions (VFs) in IOV mode. These vectors are not exposed to the operating system by the *Table Size* field in the MSI-X Message Control word.

## 9.3.8.2.1 MSI-X Message Address Low — MSIXTADD (BAR3: 0x0 + 0x10\*n, n=0...255; RW)

| Bits | Туре | Default | Description                                                                                                                                                                                                                                                         |
|------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0  | RW   | 0x00    | Message Address.  For proper Dword alignment, software must always write zeros to these two bits; otherwise, the result is undefined. The state of these bits after reset must be 0b. These bits are permitted to be read-only or read/write.                       |
| 31:2 | RW   | 0x00    | Message Address.  System-specified message lower address. For MSI-X messages, the contents of this field from an MSI-X table entry specifies the lower portion of the Dword-aligned address (AD[31:02]) for the memory write transaction. This field is read/write. |

## 9.3.8.2.2 MSI-X Message Address High — MSIXTUADD (BAR3: 0x4 + 0x10\*n, n=0...255; RW)

| Bits  | Туре | Default | Description                                                                                                                                                                                                                                |
|-------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31: 0 | RW   | 0x00    | Message Upper Address.  System-specified message upper address bits. If this field is zero, Single Address Cycle (SAC) messages are used. If this field is non-zero, Dual Address Cycle (DAC) messages are used. This field is read/write. |

## 9.3.8.2.3 MSI-X Message Data — MSIXTMSG (BAR3: 0x8 + 0x10\*n, n=0...255; RW)

| Bits | Туре | Default | Description                                                                                                                                                                                                                              |
|------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | RW   | 0x00    | Message Data.  System-specified message data. For MSI-X messages, the contents of this field from an MSI-X table entry specifies the data driven on AD[31:0] during the memory write transaction's data phase. This field is read/write. |



# 9.3.8.2.4 MSI-X Vector Control — MSIXTVCTRL (BAR3: 0xC + 0x10\*n, n=0...255; RW)

| Bits | Туре | Default | Description                                                                                                                                                                                                                                                                                                                                             |
|------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RW   | 1b      | Mask Bit.  When this bit is set, the function is prohibited from sending a message using this MSI-X table entry. However, any other MSI-X table entries programmed with the same vector are still capable of sending an equivalent message unless they are also masked.  This bit's state after reset is 1b (entry is masked).  This bit is read/write. |
| 31:1 | RW   | 0x00    | Reserved.  After reset, the state of these bits must be 0b.  However, for potential future use, software must preserve the value of these reserved bits when modifying the value of other <i>Vector Control</i> bits. If software modifies the value of these reserved bits, the result is undefined.                                                   |

# 9.3.8.3 MSI-X PBA Structure (BAR3: 0x2000 + 4\*n, n=0...7; RW)

| Field  | Bit(s) | Init Val | Description                                                                                                                                                                                                                                  |
|--------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PENBIT | 31:0   | 0x0      | MSI-X Pending Bits. Each bit is set to 1b when the appropriate interrupt request is set and cleared to 0b when the appropriate interrupt request is cleared. Bit 'i' in register 'N' is associated to MSI-X vector 32 * 'N' + 'i', 'N' = 03. |

#### Note:

Registers 2...7 are usable only by the VFs in IOV mode. These registers are not exposed to the operating system by the *Table Size* field in the MSI-X Message Control word.



## 9.3.9 VPD Registers

The 82599 supports access to a VPD structure stored in the EEPROM using the following set of registers.

Initial values of the configuration registers are marked in parenthesis.

Note:

The VPD structure is available through both ports functions. As the interface is common to the two functions, accessing the VPD structure of one function while an access to the EEPROM is in process on the other function can yield to unexpected results.

| Byte Offset | Byte 3 | Byte 2 | Byte 1              | Byte 0               |
|-------------|--------|--------|---------------------|----------------------|
| 0xE0        | VPD A  | ddress | Next Pointer (0x00) | Capability ID (0x03) |
| 0xE4        |        | VPD    | Data                |                      |

## 9.3.9.1 Capability ID Register (0xE0; RO)

This field equals 0x3 indicating the linked list item as being the VPD registers.

### 9.3.9.2 Next Pointer Register (0xE1; RO)

Offset to the next capability item in the capability list. A 0x00 value indicates that it is the last item in the capability-linked list.

## 9.3.9.3 VPD Address Register (0xE2; RW)

Word-aligned byte address of the VPD area in the EEPROM to be accessed. The register is read/write, and the initial value at power-up is indeterminate.

| Bits | RW | Default | Description                                                                                                                                                                                                                                                                                                                                                                                      |
|------|----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14:0 | RW | ×       | Address.  Dword-aligned byte address of the VPD area in the EEPROM to be accessed. The register is read/write, and the initial value at power-up is indeterminate. The two LSBs are RO as zero.                                                                                                                                                                                                  |
| 15   | RW | 0b      | F.  A flag used to indicate when the transfer of data between the VPD Data register and the storage component completes. The Flag register is written when the VPD Address register is written.  Ob = Read. Set by hardware when data is valid.  1b = Write. Cleared by hardware when data is written to the EEPROM.  The VPD address and data should not be modified before the action is done. |



## 9.3.9.4 VPD Data Register (0xE4; RW)

VPD read/write data.

| Bits | RW | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31:0 | RW | X       | VPD Data.  VPD data can be read or written through this register. The LS byte of this register (at offset 4 in this capability structure) corresponds to the byte of VPD at the address specified by the VPD Address register. The data read from or written to this register uses the normal PCI byte transfer capabilities. Four bytes are always transferred between this register and the VPD storage component. Reading or writing data outside of the VPD space in the storage component is not allowed.  In a write access, the data should be set before the address and the flag is set. |

## **9.3.10 PCIe Configuration Registers**

The 82599 implements the PCIe capability structure linked to the legacy PCI capability list for endpoint devices as follows:

| Byte Offset | Byte 3               | Byte 2               | Byte 1              | Byte 0               |  |  |
|-------------|----------------------|----------------------|---------------------|----------------------|--|--|
| 0xA0        | PCI Express Capabili | ty Register (0x0002) | Next Pointer (0xE0) | Capability ID (0x10) |  |  |
| 0xA4        |                      | Device C             | apability           |                      |  |  |
| 0xA8        | Device               | Status               | Device              | Control              |  |  |
| 0xAC        |                      | Link Ca              | pability            |                      |  |  |
| 0xB0        | Link S               | Status               | Link C              | Control              |  |  |
| 0xB4        |                      | Rese                 | rved                |                      |  |  |
| 0xB8        | Rese                 | erved                | Reserved            |                      |  |  |
| 0xBC        |                      | Rese                 | rved                |                      |  |  |
| 0xC0        | Rese                 | Reserved             |                     | Reserved             |  |  |
| 0xC4        |                      | Device Ca            | apability 2         |                      |  |  |
| 0xC8        | Rese                 | erved                | Device Control 2    |                      |  |  |
| 0xCC        |                      | Rese                 | erved               |                      |  |  |
| 0xD0        | Link Status 2        |                      | Link Control 2      |                      |  |  |
| 0xD4        |                      | Rese                 | rved                |                      |  |  |
| 0xD8        | Rese                 | erved                | Reserved            |                      |  |  |



#### 9.3.10.1 Capability ID Register (0xA0; RO)

This field equals 0x10 indicating that the linked list item as being the PCIe Capabilities registers.

#### 9.3.10.2 Next Pointer Register (0xA1; RO)

Offset to the next capability item in the capability list. Its value of 0xE0 points to the VPD structure. If VPD is disabled, a value of 0x00 value indicates that it is the last item in the capability-linked list.

### 9.3.10.3 PCIe Capabilities Register (0xA2; RO)

The PCIe Capabilities register identifies PCIe device type and associated capabilities. This is a read-only register identical to all functions.

| Bits  | RW | Default | Description                                                                                                                                                                      |
|-------|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0   | RO | 0010b   | Capability Version.  Indicates the PCIe capability structure version. The 82599 supports PCIe version 2 (also loaded from the PCIe <i>Capability Version</i> bit in the EEPROM). |
| 7:4   | RO | 0000b   | Device/Port Type. Indicates the type of PCIe functions. All functions are native PCI functions with a value of 0000b.                                                            |
| 8     | RO | 0b      | Slot Implemented. The 82599 does not implement slot options. Therefore, this field is hard wired to 0b.                                                                          |
| 13:9  | RO | 00000Ь  | Interrupt Message Number. The 82599 does not implement multiple MSI per function. As a result, this field is hard wired to 0x0.                                                  |
| 15:14 | RO | 00b     | Reserved.                                                                                                                                                                        |

## 9.3.10.4 Device Capabilities Register (0xA4; RO)

This register identifies the PCIe device specific capabilities. It is a read-only register with the same value for the two LAN functions and for all other functions.

| Bits | RW | Default | Description                                                                                                                                                                |
|------|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0  | RO | 010b    | Max Payload Size Supported.  This field indicates the maximum payload that The 82599 can support for TLPs. It is loaded from the EEPROM with a default value of 512 bytes. |
| 4:3  | RO | 00b     | Phantom Function Supported. Not supported by the 82599.                                                                                                                    |
| 5    | RO | 0b      | Extended Tag Field Supported.  Maximum supported size of the <i>Tag</i> field. The 82599 supports a 5-bit <i>Tag</i> field for all functions.                              |



| Bits  | RW | Default | Description                                                                                                                                                                                                                                                                                      |
|-------|----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8:6   | RO | 011b    | Endpoint LOs Acceptable Latency.  This field indicates the acceptable latency that the 82599 can withstand due to the transition from LOs state to the LO state. All functions share the same value loaded from the EEPROM PCIe Init Configuration 1 bits [8:6].  A value of 011b equals 512 ns. |
| 11:9  | RO | 110b    | Endpoint L1 Acceptable Latency. This field indicates the acceptable latency that the 82599 can withstand due to the transition from L1 state to the L0 state. A value of 110b equals 32 $\mu s$ -64 $\mu s$ . All functions share the same value loaded from the EEPROM.                         |
| 12    | RO | 0b      | Attention Button Present.  Hard wired in the 82599 to 0b for all functions.                                                                                                                                                                                                                      |
| 13    | RO | 0b      | Attention Indicator Present.  Hard wired in the 82599 to 0b for all functions.                                                                                                                                                                                                                   |
| 14    | RO | 0b      | Power Indicator Present.<br>Hard wired in the 82599 to 0b for all functions.                                                                                                                                                                                                                     |
| 15    | RO | 1b      | Role Based Error Reporting. Hard wired in the 82599 to 1b for all functions.                                                                                                                                                                                                                     |
| 17:16 | RO | 000b    | Reserved 0b.                                                                                                                                                                                                                                                                                     |
| 25:18 | RO | 0x00    | Slot Power Limit Value. Used in upstream ports only. Hard wired in the 82599 to 0x00 for all functions.                                                                                                                                                                                          |
| 27:26 | RO | 00b     | Slot Power Limit Scale. Used in upstream ports only. Hard wired in the 82599 to 0b for all functions.                                                                                                                                                                                            |
| 28    | RO | 1b      | Function Level Reset Capability. A value of 1b indicates the Function supports the optional Function Level Reset (FLR) mechanism.                                                                                                                                                                |
| 31:29 | RO | 0000b   | Reserved.                                                                                                                                                                                                                                                                                        |

## 9.3.10.5 Device Control Register (0xA8; RW)

This register controls the PCIe specific parameters. Note that there is a dedicated register per each function.

| Bits | RW | Default | Description                                               |
|------|----|---------|-----------------------------------------------------------|
| 0    | RW | 0b      | Correctable Error Reporting Enable. Enable error report.  |
| 1    | RW | 0b      | Non-Fatal Error Reporting Enable.<br>Enable error report. |
| 2    | RW | 0b      | Fatal Error Reporting Enable.<br>Enable error report.     |



| Bits  | RW  | Default             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3     | RW  | 0b                  | Unsupported Request Reporting Enable. Enable error report.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4     | RW  | 1b                  | Enable Relaxed Ordering.  If this bit is set, the 82599 is permitted to set the <i>Relaxed Ordering</i> bit in the <i>Attribute</i> field of write transactions that do not need strong ordering. Refer to the CTRL_EXT register bit RO_DIS for more details.                                                                                                                                                                                                                                             |
| 7:5   | RW  | 000b<br>(128 bytes) | Max Payload Size.  This field sets the maximum TLP payload size for the 82599 functions. As a receiver, the 82599 must handle TLPs as large as the set value. As a transmitter, the 82599 must not generate TLPs exceeding the set value.  The Max Payload Size field supported in the Device Capabilities register indicates permissible values that can be programmed.  In ARI mode, Max Payload Size is determined solely by the field in function 0 while it is meaningless in the other function(s). |
| 8     | RW  | 0b                  | Extended Tag field Enable.  Not implemented in the 82599.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9     | RW  | 0b                  | Phantom Functions Enable.  Not implemented in the 82599.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10    | RWS | 0b                  | Auxiliary Power PM Enable.  When set, enables the 82599 to draw AUX power independent of PME AUX power. The 82599 is a multi-function device, therefore allowed to draw AUX power if at least one of the functions has this bit set.                                                                                                                                                                                                                                                                      |
| 11    | RW  | 1b                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 14:12 | RW  | 010b                | Max Read Request Size.  This field sets maximum read request size for the 82599 as a requester.  000b = 128 bytes.  001b = 256 bytes.  010b = 512 bytes.  011b = 1024 bytes.  100b = 2048 bytes.  101b = 4096 bytes (unsupported by 82599).  110b = Reserved.  111b = Reserved.                                                                                                                                                                                                                           |
| 15    | RW  | 0b                  | Initiate FLR.  A write of 1b initiates FLR to the function. The value read by software from this bit is always 0b.                                                                                                                                                                                                                                                                                                                                                                                        |



## 9.3.10.6 Device Status Register (0xAA; RW1C)

This register provides information about PCIe device specific parameters. Note that there is a dedicated register per each function.

| Bits | RW   | Default | Description                                                                                                                                                                                         |
|------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | RW1C | 0b      | Correctable Detected. Indicates status of correctable error detection.                                                                                                                              |
| 1    | RW1C | 0b      | Non-Fatal Error Detected. Indicates status of non-fatal error detection.                                                                                                                            |
| 2    | RW1C | 0b      | Fatal Error Detected. Indicates status of fatal error detection.                                                                                                                                    |
| 3    | RW1C | 0b      | Unsupported Request Detected.  Indicates that the 82599 received an unsupported request. This field is identical in all functions. The 82599 can't distinguish which function causes the error.     |
| 4    | RO   | 0b      | Aux Power Detected.  If Aux Power is detected, this field is set to 1b. It is a strapping signal from the periphery and is identical for all functions. Resets on LAN Power Good and PE_RST_N only. |
| 5    | RO   | 0b      | Transaction Pending.  Indicates whether the 82599 has ANY transactions pending. (transactions include completions for any outstanding non-posted request for all used traffic classes).             |
| 15:6 | RO   | 0x00    | Reserved.                                                                                                                                                                                           |

## 9.3.10.7 Link Capabilities Register (0xAC; RO)

This register identifies PCIe link-specific capabilities. This is a read-only register identical to all functions.

| Bits | RW | Default | Description                                                                                                                                                                                                                                              |
|------|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RO | 0010b   | Supported Link Speeds. This field indicates the supported Link speed(s) of the associated link port. Defined encodings are: 0001b = 2.5 GbE link speed supported. 0010b = 5 GbE and 2.5 GbE link speeds supported.                                       |
| 9:4  | RO | 0×08    | Max Link Width. Indicates the maximum link width. The 82599 supports a $x1$ , $x2$ , $x4$ and $x8$ -link width with a default value of eight lanes.  Defined encoding: $000000b = Reserved$ $000010b = x1$ $000010b = x2$ $000100b = x4$ $0010000b = x8$ |



| Bits  | RW     | Default             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|--------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11:10 | RO     | 11b                 | Active State Link PM Support.  Indicates the level of the active state of power management supported in the 82599. Defined encodings are:  00b = Reserved  01b = L0s Entry Supported.  10b = Reserved  11b = L0s and L1 Supported.  All functions share the same value loaded from the EEPROM Act_Stat_PM_Sup field in the EEPROM PCIe Init Configuration 3 word at offset 0x3.                                                                      |
| 14:12 | RO     | 001b<br>(64-128 ns) | L0s Exit Latency. Indicates the exit latency from L0s to L0 state. 000b = Less than 64 ns. $001b = 64 \text{ ns} - 128 \text{ ns}.$ $010b = 128 \text{ns} - 256 \text{ ns}.$ $011b = 256 \text{ ns} - 512 \text{ ns}.$ $100b = 512 \text{ ns} - 1 \mu\text{s}.$ $101b = 1 \mu\text{s} - 2 \mu\text{s}.$ $110b = 2 \mu\text{s} - 4 \mu\text{s}.$ $111b = \text{More than 64 }\mu\text{s}.$ All functions share the same value loaded from the EEPROM. |
| 17:15 | RO     | 111b                | L1 Exit Latency.   Indicates the exit latency from L1 to L0 state. $000b = Less than 1 \mu s.$ $001b = 1 \mu s - 2 \mu s.$ $010b = 2 \mu s - 4 \mu s.$ $011b = 4 \mu s - 8 \mu s.$ $100b = 8 \mu s - 16 \mu s.$ $101b = 16 \mu s - 32 \mu s.$ $110b = 32 \mu s - 64 \mu s.$ $111b = L1 transition not supported.$ All functions share the same value loaded from the EEPROM.                                                                         |
| 18    | RO     | 0                   | Clock Power Management                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 19    | RO     | 0                   | Surprise Down Error Reporting Capable. Hard wired to 0b.                                                                                                                                                                                                                                                                                                                                                                                             |
| 20    | RO     | 0                   | Data Link Layer Link Active Reporting Capable.                                                                                                                                                                                                                                                                                                                                                                                                       |
| 21    | RO     | 0                   | Link Bandwidth Notification Capability. Hard wired to 0b.                                                                                                                                                                                                                                                                                                                                                                                            |
| 23:22 | RO     | 00b                 | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 31:24 | HwInit | 0×0                 | Port Number.  The PCIe port number for the given PCIe link. This field is set in the link training phase.                                                                                                                                                                                                                                                                                                                                            |



## 9.3.10.8 Link Control Register (0xB0; RO)

This register controls PCIe link specific parameters. There is a dedicated register per each function.

| Bits  | RW | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0   | RW | 00b     | Active State Link PM Control.  This field controls the active state PM supported on the link. Link PM functionality is determined by the lowest common denominator of all functions. Defined encodings are:  00b = PM Disabled.  01b = L0s Entry Supported.  10b = Reserved.  11b = L0s and L1 Supported.  In ARI mode, the ASPM is determined solely by the field in function 0 while it is meaningless in the other function(s).    |
| 2     | RO | 0b      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3     | RW | 0b      | Read Completion Boundary.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4     | RO | 0b      | Link Disable. Reserved for endpoint devices. Hard wired to 0b.                                                                                                                                                                                                                                                                                                                                                                        |
| 5     | RO | 0b      | Retrain Clock.<br>Not applicable for endpoint devices. Hard wire to 0b.                                                                                                                                                                                                                                                                                                                                                               |
| 6     | RW | 0b      | Common Clock Configuration.  When set, indicates that the 82599 and the component at the other end of the link are operating with a common reference clock. A value of 0b indicates that they are operating with an asynchronous clock. This parameter affects the L0s exit latencies.  In ARI mode, the common clock configuration is determined solely by the field in function 0 while it is meaningless in the other function(s). |
| 7     | RW | 0b      | Extended Sync.  When set, this bit forces an extended Tx of the FTS ordered set in FTS and an extra TS1 at the exit from L0s prior to entering L0.                                                                                                                                                                                                                                                                                    |
| 8     | RO | 0b      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9     | WR | 0b      | Hardware Autonomous Width Disable.  When set to 1b, this bit disables hardware from changing the link width for reasons other than attempting to correct an unreliable link operation by reducing link width.  This bit can be written only by function 0.                                                                                                                                                                            |
| 10    | RO | 0b      | Link Bandwidth Management Interrupt Enable.  Not supported in the 82599. Hard wired to 0b.                                                                                                                                                                                                                                                                                                                                            |
| 11    | RO | 0b      | Link Autonomous Bandwidth Interrupt Enable .Not supported in the 82599. Hard wired to 0b.                                                                                                                                                                                                                                                                                                                                             |
| 15:12 | RO | 0x0     | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                             |



## 9.3.10.9 Link Status Register (0xB2; RO)

This register provides information about PCIe Link specific parameters. This is a read only register identical to all functions.

| Bits | RW     | Default | Description                                                                                                                                                                                                                                                                                  |
|------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RO     | 0001b   | Current Link Speed. This field indicates the negotiated link speed of the given PCIe link. Defined encodings are: 0001b = 2.5 GbE PCIe link. 0010b = 5 GbE PCIe link. All other encodings are reserved.                                                                                      |
| 9:4  | RO     | 000001b | Negotiated Link Width. Indicates the negotiated width of the link. Relevant encodings for the 82599 are: $00001b = x1$ $000010b = X2$ $000100b = x4$ $001000b = x8$                                                                                                                          |
| 10   | RO     | 0b      | Undefined.                                                                                                                                                                                                                                                                                   |
| 11   | RO     | Ob      | Link Training.  Indicates that link training is in progress.  This field is not applicable and is reserved for endpoint devices, and is hard wired to 0b.                                                                                                                                    |
| 12   | HwInit | 1b      | Slot Clock Configuration.  When set, indicates that the 82599 uses the physical reference clock that the platform provides at the connector. This bit must be cleared if the 82599 uses an independent clock. The Slot Clock Configuration bit is loaded from the Slot_Clock_Cfg EEPROM bit. |
| 13   | RO     | 0b      | Data Link Layer Link Active.<br>Not supported in the 82599. Hard wire to 0b.                                                                                                                                                                                                                 |
| 14   | RO     | 0b      | Link Bandwidth Management Status.  Not supported in the 82599. Hard wire to 0b.                                                                                                                                                                                                              |
| 15   | RO     | 0b      | Link Autonomous Bandwidth Status. This bit is not applicable and is reserved for endpoints.                                                                                                                                                                                                  |

The following registers are supported only if the capability version is two and above.



## 9.3.10.10 Device Capability 2 Register (0xC4; RO)

This register identifies the PCIe device-specific capabilities. It is a read-only register with the same value for both LAN functions.

| Bits | RW | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RO | 1111b   | Completion Timeout Ranges Supported.  This field indicates the 82599's support for the optional completion timeout programmability mechanism.  Four time value ranges are defined:  Range A = 50 µs to 10 ms.  Range B = 10 ms to 250 ms.  Range C = 250 ms to 4 s.  Range D = 4 s to 64 s.  Bits are set according to the following values to show the timeout value ranges that the 82599 supports.  0000b = Completion timeout programming not supported. The 82599 must implement a timeout value in the range of 50 µs to 50 ms.  0001b = Range A.  0010b = Range B.  0011b = Ranges A and B.  0110b = Ranges B and C.  0111b = Ranges A, B and C.  1110b = Ranges A, B and C.  1111b = Ranges A, B, C and D.  All other values are reserved. |
| 4    | RO | 1b      | Completion Timeout Disable Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 5    | RO | 0b      | ARI Forwarding Supported.  Applicable only to Switch Downstream. Ports and Root Ports; must be 0b for other function types.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 31:6 | RO | 0x0000  | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



## 9.3.10.11 Device Control 2 Register (0xC8; RW)

This register controls the PCIe specific parameters. Note that there is a dedicated register per each function.

| Bits | RW | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0  | RW | 0x0     | Completion Timeout Value.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|      |    |         | For devices that support completion timeout programmability, this field enables system software to modify the completion timeout value.                                                                                                                                                                                                                                                                                                                             |
|      |    |         | Defined encodings:                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|      |    |         | 0000b = Default range: 50 μs to 50 ms                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |    |         | Note: It is strongly recommended that the completion timeout mechanism not expire in less than 10 ms.                                                                                                                                                                                                                                                                                                                                                               |
|      |    |         | Values available if Range A (50 μs to 10 ms) programmability range is supported:                                                                                                                                                                                                                                                                                                                                                                                    |
|      |    |         | 0001b = 50 μs to 100 μs                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |    |         | 0010b = 1 ms to 10 ms                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|      |    |         | Values available if Range B (10 ms to 250 ms) programmability range is supported:                                                                                                                                                                                                                                                                                                                                                                                   |
|      |    |         | 0101b = 16 ms to 55 ms                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |    |         | 0110b = 65 ms to 210 ms                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|      |    |         | Values available if Range C (250 ms to 4 s) programmability range is supported:                                                                                                                                                                                                                                                                                                                                                                                     |
|      |    |         | 1001b = 260 ms to 900 ms                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|      |    |         | 1010b = 1 s to 3.5 s                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |    |         | Values available if the Range D (4 s to 64 s) programmability range is supported:                                                                                                                                                                                                                                                                                                                                                                                   |
|      |    |         | 1101b = 4 s to 13 s                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |    |         | 1110b = 17 s to 64 s                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |    |         | Values not defined are reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |    |         | Software is permitted to change the value of this field at any time. For requests already pending when the completion timeout value is changed, hardware is permitted to use either the new or the old value for the outstanding requests and is permitted to base the start time for each request either on when this value was changed or on when each request was issued.                                                                                        |
| 4    | RW | 0b      | Completion Timeout Disable.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |    |         | When set to 1b, this bit disables the completion timeout mechanism.                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |    |         | Software is permitted to set or clear this bit at any time. When set, the completion timeout detection mechanism is disabled. If there are outstanding requests when the bit is cleared, it is permitted but not required for hardware to apply the completion timeout mechanism to the outstanding requests. If this is done, it is permitted to base the start time for each request on either the time this bit was cleared or the time each request was issued. |
| 5    | RO | 0b      | ARI Forwarding Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |    |         | Applicable only to switch devices.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15:6 | RO | 0b      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |