# 18 Independent watchdog (IWDG)

**Low-density value line devices** are STM32F100xx microcontrollers where the flash memory density ranges between 16 and 32 Kbytes.

**Medium-density value line devices** are STM32F100xx microcontrollers where the flash memory density ranges between 64 and 128 Kbytes.

**High-density value line devices** are STM32F100xx microcontrollers where the flash memory density ranges between 256 and 512 Kbytes.

This section applies to the whole STM32F100xx family, unless otherwise specified.

#### 18.1 IWDG introduction

The devices have two embedded watchdog peripherals which offer a combination of high safety level, timing accuracy and flexibility of use. Both watchdog peripherals (Independent and Window) serve to detect and resolve malfunctions due to software failure, and to trigger system reset or an interrupt (window watchdog only) when the counter reaches a given timeout value.

The independent watchdog (IWDG) is clocked by its own dedicated low-speed clock (LSI) and thus stays active even if the main clock fails. The window watchdog (WWDG) clock is prescaled from the APB1 clock and has a configurable time-window that can be programmed to detect abnormally late or early application behavior.

The IWDG is best suited to applications which require the watchdog to run as a totally independent process outside the main application, but have lower timing accuracy constraints. The WWDG is best suited to applications which require the watchdog to react within an accurate timing window. For further information on the window watchdog, refer to Section 19 on page 487.

#### 18.2 IWDG main features

- Free-running downcounter
- clocked from an independent RC oscillator (can operate in Standby and Stop modes)
- Reset (if watchdog activated) when the downcounter value of 0x000 is reached

# 18.3 IWDG functional description

Figure 199 shows the functional blocks of the independent watchdog module.

When the independent watchdog is started by writing the value 0xCCCC in the Key register (IWDG\_KR), the counter starts counting down from the reset value of 0xFFF. When it reaches the end of count value (0x000) a reset signal is generated (IWDG reset).

Whenever the key value 0xAAAA is written in the IWDG\_KR register, the IWDG\_RLR value is reloaded in the counter and the watchdog reset is prevented.



RM0041 Rev 6 481/709

### 18.3.1 Hardware watchdog

If the "Hardware watchdog" feature is enabled through the device option bits, the watchdog is automatically enabled at power-on, and generates a reset unless the Key register is written by the software before the counter reaches end of count.

## 18.3.2 Register access protection

Write access to the IWDG\_PR and IWDG\_RLR registers is protected. To modify them, first write the code 0x5555 in the IWDG\_KR register. A write access to this register with a different value breaks the sequence and register access is protected again. This implies that it is the case of the reload operation (writing 0xAAAA).

A status register is available to indicate that an update of the prescaler or the down-counter reload value is on going.

### 18.3.3 Debug mode

When the microcontroller enters debug mode (Cortex<sup>®</sup>-M3 core halted), the IWDG counter either continues to work normally or stops, depending on DBG\_IWDG\_STOP configuration bit in DBG module. For more details, refer to Section 25.15.2: Debug support for timers, watchdog and  $I^2C$ .



Figure 199. Independent watchdog block diagram

Note:

The watchdog function is implemented in the  $V_{DD}$  voltage domain, still functional in Stop and Standby modes.

| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]= 0x000 | Max timeout RL[11:0]= 0xFFF |
|-------------------|--------------|-----------------------------|-----------------------------|
| /4                | 0            | 0.1                         | 409.6                       |
| /8                | 1            | 0.2                         | 819.2                       |
| /16               | 2            | 0.4                         | 1638.4                      |
| /32               | 3            | 0.8                         | 3276.8                      |
| /64               | 4            | 1.6                         | 6553.6                      |
| /128              | 5            | 3.2                         | 13107.2                     |
| /256              | 6 (or 7)     | 6.4                         | 26214.4                     |

Table 86. Min/max IWDG timeout period (in ms) at 40 kHz (LSI)<sup>(1)</sup>

482/709 RM0041 Rev 6

1. These timings are given for a kHz clock but the microcontroller internal RC frequency can vary. Refer to the LSI oscillator characteristics table in the device datasheet for maximum and minimum values.

The LSI can be calibrated so as to compute the IWDG timeout with an acceptable accuracy. For more details refer to Section 7.2.5: LSI clock.

# 18.4 IWDG registers

Refer to Section 2.2 on page 45 for a list of abbreviations used in register descriptions.

The peripheral registers have to be accessed by half-words (16 bits) or words (32 bits).

## 18.4.1 Key register (IWDG\_KR)

Address offset: 0x00

Reset value: 0x0000 0000 (reset by Standby mode)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

KEY[15:0]

| Reserved | KEY[15:0] |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
|----------|-----------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| Veselven | w         | W | w | W | 8 | W | w | w | w | W | W | W | 8 | w | W | W |

Bits 31:16 Reserved, must be kept at reset value.

Bits 15:0 KEY[15:0]: Key value (write only, read 0000h)

These bits must be written by software at regular intervals with the key value AAAAh, otherwise the watchdog generates a reset when the counter reaches 0.

Writing the key value 5555h to enable access to the IWDG\_PR and IWDG\_RLR registers (see Section 18.3.2)

Writing the key value CCCCh starts the watchdog (except if the hardware watchdog option is selected)

# 18.4.2 Prescaler register (IWDG\_PR)

Address offset: 0x04

Reset value: 0x0000 0000

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

PR[2:0]



RM0041 Rev 6 483/709

Bits 31:3 Reserved, must be kept at reset value.

#### Bits 2:0 PR[2:0]: Prescaler divider

These bits are write access protected see Section 18.3.2. They are written by software to select the prescaler divider feeding the counter clock. PVU bit of IWDG\_SR must be reset in order to be able to change the prescaler divider.

000: divider /4 001: divider /8 010: divider /16 011: divider /32 100: divider /64 101: divider /128 110: divider /256 111: divider /256

Note: Reading this register returns the prescaler value from the VDD voltage domain. This value may not be up to date/valid if a write operation to this register is ongoing. For this reason the value read from this register is valid only when the PVU bit in the IWDG\_SR register is reset.

#### 18.4.3 Reload register (IWDG\_RLR)

Address offset: 0x08

Reset value: 0x0000 0FFF (reset by Standby mode)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved

Reference of the control of t

Bits 31:12 Reserved, must be kept at reset value.

#### Bits11:0 RL[11:0]: Watchdog counter reload value

These bits are write access protected see Section 18.3.2. They are written by software to define the value to be loaded in the watchdog counter each time the value AAAAh is written in the IWDG\_KR register. The watchdog counter counts down from this value. The timeout period is a function of this value and the clock prescaler. Refer to Table 86.

The RVU bit in the IWDG\_SR register must be reset in order to be able to change the reload value.

Note: Reading this register returns the reload value from the VDD voltage domain. This value may not be up to date/valid if a write operation to this register is ongoing on this register. For this reason the value read from this register is valid only when the RVU bit in the IWDG SR register is reset.

# 18.4.4 Status register (IWDG\_SR)

Address offset: 0x0C

Reset value: 0x0000 0000 (not reset by Standby mode)

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Reserved

RVU PVU

r r

484/709 RM0041 Rev 6

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 RVU: Watchdog counter reload value update

This bit is set by hardware to indicate that an update of the reload value is ongoing. It is reset by hardware when the reload value update operation is completed in the  $V_{DD}$  voltage domain (takes up to 5 RC 40 kHz cycles).

Reload value can be updated only when RVU bit is reset.

Bit 0 PVU: Watchdog prescaler value update

This bit is set by hardware to indicate that an update of the prescaler value is ongoing. It is reset by hardware when the prescaler update operation is completed in the  $V_{DD}$  voltage domain (takes up to 5 RC 40 kHz cycles).

Prescaler value can be updated only when PVU bit is reset.

Note:

If several reload values or prescaler values are used by application, it is mandatory to wait until RVU bit is reset before changing the reload value and to wait until PVU bit is reset before changing the prescaler value. However, after updating the prescaler and/or the reload value it is not necessary to wait until RVU or PVU is reset before continuing code execution (even in case of low-power mode entry, the write operation is taken into account and completes)



RM0041 Rev 6 485/709

# 18.4.5 IWDG register map

The following table gives the IWDG register map and reset values.

Table 87. IWDG register map and reset values

| Offset | Register              | 31                 | 30       | 29 | 28 | 27 | 56 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16    | 15        | 14 | 13 | 12 | 11 | 10 | 6 | 8 | 7 | 9 | 2 | 4 | 3 | 2 | _ | 0 |
|--------|-----------------------|--------------------|----------|----|----|----|----|----|----|----|----|----|----|----|----|----|-------|-----------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0x00   | IWDG_KR Reset value   | Reserved KEY[15:0] |          |    |    |    |    |    |    |    |    |    |    |    |    | 0  | ^     |           |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 0x04   | IWDG_PR               |                    | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    | PF    | 0<br>R[2: | 0] |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 0x08   | Reset value  IWDG_RLR |                    | RLI11:01 |    |    |    |    |    |    |    |    |    |    |    |    | 0  | 0     | 0         |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 0,000  | Reset value           |                    | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    | 1     | 1         | 1  |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| 0x0C   | IWDG_SR Reset value   |                    | Reserved |    |    |    |    |    |    |    |    |    |    |    |    |    | o RVU | o PVU     |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

Refer to for the register boundary addresses.