# Appendix A Code examples

### A.1 Introduction

This appendix shows the code examples of the sequence described in this document.

These code examples are extracted from the STM32F0xx Snippet firmware package **STM32SnippetsF0** available on *www.st.com*.

These code examples used the peripheral bit and register description from the CMSIS header file (stm32f0xx.h).

Code lines starting with // should be uncommented if the given register has been modified before.

# A.2 Flash operation code examples

# A.2.1 Flash memory unlocking sequence

```
/* (1) Wait till no operation is on going */
/* (2) Check that the Flash is unlocked */
/* (3) Perform unlock sequence */
while ((FLASH->SR & FLASH_SR_BSY) != 0) /* (1) */
{
    /* For robust implementation, add here time-out management */
}
if ((FLASH->CR & FLASH_CR_LOCK) != 0) /* (2) */
{
    FLASH->KEYR = FLASH_FKEY1; /* (3) */
    FLASH->KEYR = FLASH_FKEY2;
}
```

#### A.2.2 Main Flash programming sequence

```
/* (1) Set the PG bit in the FLASH_CR register to enable programming */
/* (2) Perform the data write (half-word) at the desired address */
/* (3) Wait until the BSY bit is reset in the FLASH_SR register */
/* (4) Check the EOP flag in the FLASH_SR register */
/* (5) clear it by software by writing it at 1 */
/* (6) Reset the PG Bit to disable programming */
FLASH->CR |= FLASH_CR_PG; /* (1) */
*(__IO uint16_t*)(flash_addr) = data; /* (2) */
while ((FLASH->SR & FLASH_SR_BSY) != 0) /* (3) */
{
    /* For robust implementation, add here time-out management */
}
```

```
if ((FLASH->SR & FLASH_SR_EOP) != 0)  /* (4) */
{
   FLASH->SR = FLASH_SR_EOP; /* (5) */
}
else
{
   /* Manage the error cases */
}
FLASH->CR &= ~FLASH CR PG; /* (6) */
```

### A.2.3 Page erase sequence

```
^{\prime *} (1) Set the PER bit in the FLASH CR register to enable page erasing ^{*}/
/* (2) Program the FLASH_AR register to select a page to erase */
/* (3) Set the STRT bit in the FLASH_CR register to start the erasing */
/* (4) Wait until the BSY bit is reset in the FLASH_SR register */
/* (5) Check the EOP flag in the FLASH_SR register */
/\!\!\!\!\!^{\star} (6) Clear EOP flag by software by writing EOP at 1 ^{\star}/\!\!\!\!
/* (7) Reset the PER Bit to disable the page erase */
FLASH->CR |= FLASH CR PER; /* (1) */
FLASH->AR = page_addr; /* (2) */
FLASH->CR |= FLASH_CR_STRT; /* (3) */
while ((FLASH->SR & FLASH SR BSY) != 0) /* (4) */
  /\star For robust implementation, add here time-out management \star/
if ((FLASH->SR & FLASH_SR_EOP) != 0) /* (5) */
 FLASH->SR = FLASH SR EOP; /* (6)*/
}
else
 /* Manage the error cases */
FLASH->CR &= ~FLASH CR PER; /* (7) */
```

 $\overline{\Box}$ 

### A.2.4 Mass erase sequence

```
/* (1) Set the MER bit in the FLASH_CR register to enable mass erasing */
/* (2) Set the STRT bit in the FLASH_CR register to start the erasing */
/* (3) Wait until the BSY bit is reset in the FLASH_SR register */
/* (4) Check the EOP flag in the FLASH_SR register */
/* (5) Clear EOP flag by software by writing EOP at 1 */
/* (6) Reset the PER Bit to disable the mass erase */
FLASH->CR |= FLASH_CR_MER; /* (1) */
FLASH->CR |= FLASH_CR_STRT; /* (2) */
while ((FLASH->SR & FLASH_SR_BSY) != 0) /* (3) */
{
    /* For robust implementation, add here time-out management */
}

if ((FLASH->SR & FLASH_SR_EOP) != 0) /* (4)*/
{
    FLASH->SR = FLASH_SR_EOP; /* (5) */
}
else
{
    /* Manage the error cases */
}
FLASH->CR &= ~FLASH_CR_MER; /* (6) */
```

### A.2.5 Option byte unlocking sequence

```
/* (1) Wait till no operation is on going */
/* (2) Check that the Flash is unlocked */
/* (3) Perform unlock sequence for Flash */
/* (4) Check that the Option Bytes are unlocked */
/* (5) Perform unlock sequence for Option Bytes */
while ((FLASH->SR & FLASH_SR_BSY) != 0) /* (1) */
{
    /* For robust implementation, add here time-out management */
}
if ((FLASH->CR & FLASH_CR_LOCK) != 0) /* (2) */
{
    FLASH->KEYR = FLASH_FKEY1; /* (3) */
    FLASH->KEYR = FLASH_FKEY2;
}
if ((FLASH->CR & FLASH_CR_OPTWRE) == 0) /* (4) */
{
    FLASH->OPTKEYR = FLASH_OPTKEY1; /* (5) */
    FLASH->OPTKEYR = FLASH_OPTKEY2;
}
```

#### A.2.6 Option byte programming sequence

```
/* (1) Set the PG bit in the FLASH CR register to enable programming */
/* (2) Perform the data write */
^{\prime *} (3) Wait until the BSY bit is reset in the FLASH SR register ^{*}/
/* (4) Check the EOP flag in the FLASH SR register */
/* (5) Clear the EOP flag by software by writing it at 1 */
/* (6) Reset the PG Bit to disable programming */
FLASH->CR |= FLASH CR OPTPG; /* (1) */
*opt addr = data; /* (2) */
while ((FLASH->SR & FLASH SR BSY) != 0) /* (3) */
 /* For robust implementation, add here time-out management */
if ((FLASH->SR & FLASH SR EOP) != 0) /* (4) */
 FLASH->SR = FLASH SR EOP; /* (5) */
}
else
 /* Manage the error cases */
FLASH->CR &= ~FLASH CR OPTPG; /* (6) */
```

# A.2.7 Option byte erasing sequence

```
/* (1) Set the OPTER bit in the FLASH CR register to enable option byte
      erasing */
/* (2) Set the STRT bit in the FLASH_CR register to start the erasing */
/* (3) Wait until the BSY bit is reset in the FLASH_SR register */
/* (4) Check the EOP flag in the FLASH_SR register */
/\star (5) Clear EOP flag by software by writing EOP at 1 \star/
/* (6) Reset the PER Bit to disable the page erase */
FLASH->CR |= FLASH_CR_OPTER; /* (1) */
FLASH->CR |= FLASH_CR_STRT; /* (2) */
while ((FLASH->SR & FLASH_SR_BSY) != 0) /* (3) */
 /* For robust implementation, add here time-out management */
if ((FLASH->SR & FLASH SR EOP) != 0) /* (4) */
 FLASH->SR = FLASH SR EOP; /* (5)*/
else
 /* Manage the error cases */
FLASH->CR &= ~FLASH CR OPTER; /* (6) */
```

941/1324

### A.3 Clock controller

### A.3.1 HSE start sequence code example

```
* Description: This function enables the interrupt on HSE ready,
                and start the HSE as external clock.
 _INLINE void StartHSE(void)
 /* Configure NVIC for RCC */
 /* (1) Enable Interrupt on RCC */
 /* (2) Set priority for RCC */
 NVIC EnableIRQ(RCC CRS IRQn); /* (1)*/
 NVIC SetPriority (RCC CRS IRQn, 0); /* (2) */
 /* (1) Enable interrupt on HSE ready */
 /\star (2) Enable the CSS
        Enable the HSE and set HSEBYP to use the external clock
         instead of an oscillator
        Enable HSE */
 /\star Note : the clock is switched to HSE in the RCC CRS IRQHandler ISR \star/
 RCC->CIR |= RCC CIR HSERDYIE; /* (1) */
 RCC->CR |= RCC CR CSSON | RCC CR HSEBYP | RCC CR HSEON; /* (2) */
  * Description: This function handles RCC interrupt request
                and switch the system clock to HSE.
 * /
void RCC CRS IRQHandler(void)
 /* (1) Check the flag HSE ready */
 /* (2) Clear the flag HSE ready */
 /* (3) Switch the system clock to HSE */
 if ((RCC->CIR & RCC CIR HSERDYF) != 0) /* (1) */
   RCC->CIR |= RCC CIR HSERDYC; /* (2) */
   RCC->CFGR = ((RCC->CFGR & (~RCC CFGR SW)) | RCC CFGR SW 0); /* (3) */
  }
 else
   /* Report an error */
 }
}
```

#### A.3.2 PLL configuration modification code example

```
/* (1) Test if PLL is used as System clock */   
/* (2) Select HSI as system clock */  
/* (3) Wait for HSI switched */
/* (4) Disable the PLL */
/* (5) Wait until PLLRDY is cleared */
/* (6) Set the PLL multiplier to 6 */
/* (7) Enable the PLL */
/* (8) Wait until PLLRDY is set */
/* (9) Select PLL as system clock */
/* (10) Wait until the PLL is switched on */
if ((RCC->CFGR & RCC CFGR_SWS) == RCC_CFGR_SWS_PLL) /* (1) */
 RCC->CFGR &= (uint32 t) (~RCC CFGR SW); /* (2) */
 while ((RCC->CFGR & RCC CFGR SWS) != RCC CFGR SWS HSI) /* (3) */
    /* For robust implementation, add here time-out management */
  }
RCC->CR \&= (uint32 t) (~RCC CR PLLON);/* (4) */
while((RCC->CR & RCC CR PLLRDY) != 0) /* (5) */
 /* For robust implementation, add here time-out management */
1
RCC->CFGR = RCC->CFGR & (~RCC CFGR PLLMUL) | (RCC CFGR PLLMUL6); /* (6) */
RCC->CR \mid= RCC CR PLLON; /* (7) */
while((RCC->CR & RCC CR PLLRDY) == 0) /* (8) */
  /* For robust implementation, add here time-out management */
RCC->CFGR |= (uint32_t) (RCC_CFGR_SW_PLL); /* (9) */
while ((RCC->CFGR & RCC CFGR SWS) != RCC CFGR SWS PLL) /* (10) */
 /* For robust implementation, add here time-out management */
```

#### A.3.3 MCO selection code example

```
/* Select system clock to be output on the MCO without prescaler */
RCC->CFGR |= RCC CFGR MCO SYSCLK;
```

RM0091 Rev 10 943/1324

#### A.3.4 Clock measurement configuration with TIM14 code example

```
/**
 * Description: This function configures the TIM14 as input capture
                and enables the interrupt on TIM14
 */
 INLINE void ConfigureTIM14asInputCapture (void)
 /* (1) Enable the peripheral clock of Timer 14 */
 /* (2) Select the active input TI1, Program the input filter, and prescaler
        * /
 /* (3) Enable interrupt on Capture/Compare */
 RCC->APB1ENR |= RCC_APB1ENR_TIM14EN; /* (1) */
 TIM14->CCMR1 |= TIM_CCMR1_IC1F_0 | TIM_CCMR1_IC1F_1 \
              | TIM_CCMR1_CC1S_0 | TIM_CCMR1_IC1PSC_1; /* (2)*/
 TIM14->DIER |= TIM_DIER_CC1IE; /* (3) */
 /* Configure NVIC for TIM14 */
 /* (4) Enable Interrupt on TIM14 */
 /* (5) Set priority for TIM14 */
 NVIC_EnableIRQ(TIM14_IRQn); /* (4) */
 NVIC SetPriority(TIM14 IRQn, 0); /* (5) */
 /* (6) Select HSE/32 as input on TI1 */
 /* (7) Enable counter */
 /* (8) Enable capture */
 TIM14->OR |= TIM14 OR TI1 RMP 1; /* (6) */
 TIM14->CR1 |= TIM CR1 CEN; /* (7) */
 TIM14->CCER |= TIM CCER CC1E; /* (8) */
```

Note: The measurement is done in the TIM14 interrupt subroutine.

#### A.4 GPIO

### A.4.1 Lock sequence code example

```
^{\star} Description: This function locks the targeted pins of Port A
                 configuration
                 This function can be easily modified to lock Port B
  * Parameter: lock contains the port pin mask to be locked
void LockGPIOA(uint16 t lock)
  /* (1) Write LCKK bit to 1 and set the pin bits to lock */
  /* (2) Write LCKK bit to 0 and set the pin bits to lock */
  /* (3) Write LCKK bit to 1 and set the pin bits to lock */
  /* (4) Read the Lock register */
 /* (5) Check the Lock register (optionnal) */
 GPIOA->LCKR = GPIO LCKR LCKK + lock; /* (1) */
 GPIOA->LCKR = lock; /* (2) */
 GPIOA->LCKR = GPIO LCKR LCKK + lock; /* (3) */
 GPIOA->LCKR; /* (4) */
 if ((GPIOA->LCKR & GPIO_LCKR_LCKK) == 0) /* (5) */
    /* Manage an error */
  }
}
```

# A.4.2 Alternate function selection sequence code example

```
/* This sequence select AF2 for GPIOA4, 8 and 9. This can be easily adapted
  with another port by changing all GPIOA references by another GPIO port,
  and the alternate function number can be changed by replacing 0x04 or
0x02 for
  each pin by the targeted alternate function in the 2 last code lines. */
/* (1) Enable the peripheral clock of GPIOA */
/* (2) Select alternate function mode on GPIOA pin 4, 8 and 9 */
/* (3) Select AF4 on PA4 in AFRL for TIM14 CH1 */
/* (4) Select AF2 on PA8 and PA9 in AFRH for TIM1 CH1 and TIM1 CH2 */
RCC->AHBENR |= RCC AHBENR GPIOAEN; /* (1) */
GPIOA->MODER = (GPIOA->MODER & ~(GPIO MODER MODER4 | GPIO MODER MODER8
| GPIO MODER MODER9)) | GPIO MODER MODER4 1
| GPIO_MODER_MODER8_1 | GPIO_MODER_MODER9_1; /* (2) */
GPIOA->AFR[0] \mid= 0 \times 04 << GPIO_AFRL_AFRL4_Pos; /* (3) */
GPIOA->AFR[1] \mid= (0x02 << GPIO AFRL AFRH8 Pos) | (0x02 <<
GPIO_AFRL_AFRH9_Pos); /* (4) */
```

#### A.4.3 Analog GPIO configuration code example

#### A.5 DMA

### A.5.1 DMA channel configuration sequence code example

```
/* The following example is given for the ADC. It can be easily ported on
   any peripheral supporting DMA transfer taking of the associated channel
   to the peripheral, this must check in the datasheet. */
/* (1) Enable the peripheral clock on DMA */
/* (2) Enable DMA transfer on ADC */
/* (3) Configure the peripheral data register address */
/\star (4) Configure the memory address \star/
/\! (5) Configure the number of DMA tranfer to be performs on channel 1 ^*/
/* (6) Configure increment, size and interrupts */
/* (7) Enable DMA Channel 1 */
RCC->AHBENR |= RCC_AHBENR_DMA1EN; /* (1) */
ADC1->CFGR1 |= ADC CFGR1 DMAEN; /* (2) */
DMA1 Channel1->CPAR = (uint32_t) (&(ADC1->DR)); /* (3) */
DMA1 Channel1->CMAR = (uint32_t) (ADC_array); /* (4) */
DMA1 Channel1->CNDTR = 3; /* (5) */
DMA1 Channel1->CCR |= DMA CCR MINC | DMA CCR MSIZE 0 | DMA CCR PSIZE 0
                   | DMA CCR TEIE | DMA CCR TCIE ; /* (6) */
DMA1 Channel1->CCR |= DMA CCR EN; /* (7) */
/* Configure NVIC for DMA */
/* (1) Enable Interrupt on DMA Channel 1 */
/* (2) Set priority for DMA Channel 1 */
NVIC EnableIRQ(DMA1 Channel1 IRQn); /* (1) */
NVIC SetPriority (DMA1 Channell IRQn, 0); /* (2) */
```

# A.6 Interrupts and event

# A.6.1 NVIC initialization example

```
/* (1) Enable Interrupt on ADC */
/* (2) Set priority for ADC to 2*/
NVIC_EnableIRQ(ADC1_COMP_IRQn); /* (1) */
NVIC_SetPriority(ADC1_COMP_IRQn,2); /* (2) */
```

### A.6.2 External interrupt selection code example

```
/* (1) Enable the peripheral clock of GPIOA */
/* (2) Select Port A for pin 0 external interrupt by writing 0000 in
       EXTIO (reset value) */
^{\prime\star} (3) Configure the corresponding mask bit in the EXTI_IMR register ^{\star\prime}
/* (4) Configure the Trigger Selection bits of the Interrupt line on
       rising edge*/
/* (5) Configure the Trigger Selection bits of the Interrupt line on
       falling edge*/
RCC->AHBENR |= RCC AHBENR GPIOAEN; /* (1) */
//SYSCFG->EXTICR[1] &= (uint16_t)~SYSCFG_EXTICR1_EXTIO_PA; /* (2) */
EXTI->IMR = 0 \times 0001; /* (3) */
EXTI->RTSR = 0 \times 0001; /* (4) */
EXTI->FTSR = 0 \times 0001; /* (5) */
/* Configure NVIC for External Interrupt */
/* (1) Enable Interrupt on EXTIO 1 */
/* (2) Set priority for EXTIO 1 */
NVIC EnableIRQ(EXTIO 1 IRQn); /* (1) */
NVIC SetPriority(EXTIO 1 IRQn, 0); /* (2) */
```

#### A.7 ADC

### A.7.1 ADC calibration code example

```
/* (1) Ensure that ADEN = 0 */
/* (2) Clear ADEN by setting ADDIS*/
/* (3) Clear DMAEN */
/* (4) Launch the calibration by setting ADCAL */
/* (5) Wait until ADCAL=0 */
if ((ADC1->CR & ADC_CR_ADEN) != 0) /* (1) */
{
   ADC1->CR |= ADC_CR_ADDIS; /* (2) */
}
while ((ADC1->CR & ADC_CR_ADEN) != 0)
{
   /* For robust implementation, add here time-out management */
}
ADC1->CFGR1 &= ~ADC_CFGR1_DMAEN; /* (3) */
ADC1->CR |= ADC_CR_ADCAL; /* (4) */
while ((ADC1->CR & ADC_CR_ADCAL) != 0) /* (5) */
{
   /* For robust implementation, add here time-out management */
}
```

### A.7.2 ADC enable sequence code example

```
/* (1) Ensure that ADRDY = 0 */
/* (2) Clear ADRDY */
/* (3) Enable the ADC */
/* (4) Wait until ADC ready */
if ((ADC1->ISR & ADC_ISR_ADRDY) != 0) /* (1) */
{
   ADC1->ISR |= ADC_CR_ADRDY; /* (2) */
}
ADC1->CR |= ADC_CR_ADEN; /* (3) */
while ((ADC1->ISR & ADC_ISR_ADRDY) == 0) /* (4) */
{
   /* For robust implementation, add here time-out management */
}
```

# A.7.3 ADC disable sequence code example

```
/* (1) Stop any ongoing conversion */
/* (2) Wait until ADSTP is reset by hardware i.e. conversion is stopped */
/* (3) Disable the ADC */
/* (4) Wait until the ADC is fully disabled */
ADC1->CR |= ADC_CR_ADSTP; /* (1) */
while ((ADC1->CR & ADC_CR_ADSTP) != 0) /* (2) */
{
    /* For robust implementation, add here time-out management */
}
ADC1->CR |= ADC_CR_ADDIS; /* (3) */
while ((ADC1->CR & ADC_CR_ADEN) != 0) /* (4) */
{
    /* For robust implementation, add here time-out management */
}
```

### A.7.4 ADC clock selection code example

```
/* This code selects the HSI14 as clock source. */
/* (1) Enable the peripheral clock of the ADC */
/* (2) Start HSI14 RC oscillator */
/* (3) Wait HSI14 is ready */
/* (4) Select HSI14 by writing 00 in CKMODE (reset value) */
RCC->APB2ENR |= RCC_APB2ENR_ADC1EN; /* (1) */
RCC->CR2 |= RCC_CR2_HSI14ON; /* (2) */
while ((RCC->CR2 & RCC_CR2_HSI14RDY) == 0) /* (3) */
{
    /* For robust implementation, add here time-out management */
}
//ADC1->CFGR2 &= (~ADC_CFGR2_CKMODE); /* (4) */
```

949/1324

### A.7.5 Single conversion sequence code example - Software trigger

```
/* (1) Select HSI14 by writing 00 in CKMODE (reset value) */
/* (2) Select CHSEL0, CHSEL9, CHSEL10 and CHSEL17 for VRefint */
/* (3) Select a sampling mode of 111 i.e. 239.5 ADC clk to be greater
       than 17.1us */
^{\prime \star} (4) Wake-up the VREFINT (only for VBAT, Temp sensor and VRefInt) ^{\star \prime}
//ADC1->CFGR2 &= ~ADC CFGR2 CKMODE; /* (1) */
ADC1->CHSELR = ADC_CHSELR_CHSEL0 | ADC_CHSELR_CHSEL9
             | ADC CHSELR CHSEL10 | ADC CHSELR CHSEL17; /* (2) */
ADC1->SMPR |= ADC SMPR SMP 0 | ADC SMPR SMP 1 | ADC SMPR SMP 2; /* (3) */
ADC->CCR |= ADC CCR VREFEN; /* (4) */
while (1)
  /* Performs the AD conversion */
 ADC1->CR |= ADC CR ADSTART; /* Start the ADC conversion */
  for (i=0; i < 4; i++)
    while ((ADC1->ISR & ADC ISR EOC) == \frac{0}{1}) /* Wait end of conversion */
      /* For robust implementation, add here time-out management */
    ADC Result[i] = ADC1->DR; /* Store the ADC conversion result */
  ADC1->CFGR1 ^= ADC CFGR1 SCANDIR; /* Toggle the scan direction */
}
```

### A.7.6 Continuous conversion sequence code example - Software trigger

```
/* This code example configures the AD conversion in continuous mode and in
  backward scan. It also enable the interrupts. */
/* (1) Select HSI14 by writing 00 in CKMODE (reset value) */
/* (2) Select the continuous mode and scanning direction */
/* (3) Select CHSEL1, CHSEL9, CHSEL10 and CHSEL17 */
/* (4) Select a sampling mode of 111 i.e. 239.5 ADC clk to be greater than
       17.1us */
/* (5) Enable interrupts on EOC, EOSEQ and overrrun */
^{\prime \star} (6) Wake-up the VREFINT (only for VBAT, Temp sensor and VRefInt) ^{\star \prime}
//ADC1->CFGR2 &= \simADC CFGR2 CKMODE; /* (1) */
ADC1->CFGR1 |= ADC CFGR1 CONT | ADC CFGR1 SCANDIR; /* (2) */
ADC1->CHSELR = ADC_CHSELR_CHSEL1 | ADC_CHSELR_CHSEL9
            | ADC_CHSELR_CHSEL10 | ADC_CHSELR_CHSEL17; /* (3) */
ADC1->SMPR |= ADC_SMPR_SMP_0 | ADC_SMPR_SMP_1 | ADC_SMPR_SMP_2; /* (4) */
ADC1->IER = ADC_IER_EOCIE | ADC_IER_EOSEQIE | ADC_IER_OVRIE; /* (5) */
ADC->CCR |= ADC CCR VREFEN; /* (6) */
/* Configure NVIC for ADC */
/* (7) Enable Interrupt on ADC */
/* (8) Set priority for ADC */
NVIC_EnableIRQ(ADC1_COMP_IRQn); /* (7) */
NVIC_SetPriority(ADC1_COMP_IRQn,0); /* (8) */
```

#### A.7.7 Single conversion sequence code example - Hardware trigger

#### A.7.8 Continuous conversion sequence code example - Hardware trigger

```
/* (1) Select HSI14 by writing 00 in CKMODE (reset value) */
/* (2) Select the external trigger on TIM15 TRGO (EXTSEL = 100), falling
       edge (EXTEN = 10), the continuous mode (CONT = 1) */
/* (3) Select CHSEL0/1/2/3 */
/\!\!\!\!^{\star} (4) Enable interrupts on EOC, EOSEQ and overrrun ^{\star}/\!\!\!\!
//ADC1->CFGR2 &= ~ADC CFGR2 CKMODE; /* (1) */
ADC1->CFGR1 |= ADC_CFGR1_EXTEN_1 | ADC_CFGR1_EXTSEL_2
              | ADC_CFGR1_CONT; /* (2) */
ADC1->CHSELR = ADC_CHSELR_CHSEL0 | ADC CHSELR CHSEL1
              | ADC CHSELR CHSEL2 | ADC CHSELR CHSEL3; /* (3)*/
ADC1->IER = ADC IER EOCIE | ADC IER EOSEQIE | ADC IER OVRIE; /* (4) */
/* Configure NVIC for ADC */
/* (1) Enable Interrupt on ADC */
/* (2) Set priority for ADC */
\label{eq:nvic_enable} \mbox{NVIC\_EnableIRQ(ADC1\_COMP\_IRQn); } /* \mbox{ (1) } */ \mbox{}
NVIC SetPriority (ADC1 COMP IRQn, 0); /* (2) */
```

951/1324

#### A.7.9 DMA one shot mode sequence code example

```
/* (1) Enable the peripheral clock on DMA */
/* (2) Enable DMA transfer on ADC - DMACFG is kept at 0
       for one shot mode */
/* (3) Configure the peripheral data register address */
/* (4) Configure the memory address */
/* (5) Configure the number of DMA tranfer to be performs
       on DMA channel 1 */
/* (6) Configure increment, size and interrupts */
/* (7) Enable DMA Channel 1 */
RCC->AHBENR |= RCC AHBENR DMA1EN; /* (1) */
ADC1->CFGR1 |= ADC CFGR1 DMAEN; /* (2) */
DMA1 Channel1->CPAR = (uint32 t) (&(ADC1->DR)); /* (3) */
DMA1 Channel1->CMAR = (uint32 t) (ADC array); /* (4) */
DMA1 Channel1->CNDTR = NUMBER OF ADC CHANNEL; /* (5) */
DMA1 Channel1->CCR |= DMA CCR MINC | DMA CCR MSIZE 0 | DMA CCR PSIZE 0
                    | DMA CCR TEIE | DMA CCR TCIE ; /* (6) */
DMA1 Channel1->CCR |= DMA CCR EN; /* (7) */
```

### A.7.10 DMA circular mode sequence code example

```
/* (1) Enable the peripheral clock on DMA */
/* (2) Enable DMA transfer on ADC and circular mode */
/* (3) Configure the peripheral data register address */
/* (4) Configure the memory address */
/* (5) Configure the number of DMA tranfer to be performs
      on DMA channel 1 */
/* (6) Configure increment, size, interrupts and circular mode */
/* (7) Enable DMA Channel 1 */
RCC->AHBENR |= RCC AHBENR DMA1EN; /* (1) */
ADC1->CFGR1 |= ADC_CFGR1_DMAEN | ADC_CFGR1_DMACFG; /* (2) */
DMA1_Channel1->CPAR = (uint32_t) (&(ADC1->DR)); /* (3) */
DMA1_Channel1->CMAR = (uint32_t) (ADC_array); /* (4) */
DMA1_Channel1->CNDTR = NUMBER_OF_ADC_CHANNEL; /* (5) */
DMA1_Channel1->CCR |= DMA_CCR_MINC | DMA_CCR_MSIZE_0 | DMA_CCR_PSIZE_0
                   | DMA_CCR_TEIE | DMA_CCR_CIRC; /* (6) */
DMA1 Channel1->CCR \mid= DMA CCR EN; /* (7) */
```

#### A.7.11 Wait mode sequence code example

# A.7.12 Auto Off and no wait mode sequence code example

### A.7.13 Auto Off and wait mode sequence code example

#### A.7.14 Analog watchdog code example

RM0091 Rev 10 953/1324

#### A.7.15 Temperature configuration code example

### A.7.16 Temperature computation code example

#### A.8 DAC

#### A.8.1 Independent trigger without wave generation code example

#### A.8.2 Independent trigger with single LFSR generation code example

```
/* (1) Enable the peripheral clock of the DAC */
/* (2) Configure WAVEx at 01 and LFSR mask amplitude (MAMPx) at 1000 for
       a 511-bits amplitude,
       enable the DAC ch1 and ch2,
       disable buffer on ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL2,
       and select TIM6 as trigger by keeping 000 in TSEL1 ^{*}/
RCC->APB1ENR |= RCC APB1ENR DACEN; /* (1) */
DAC->CR |= DAC CR WAVE1 0 | DAC CR MAMP1 3
         | DAC CR MAMP2 3 | DAC CR WAVE2 0
         | DAC CR TSEL2 1 | DAC CR BOFF2
         | DAC CR TEN2 | DAC CR EN2
         | DAC CR BOFF1 | DAC CR TEN1
         | DAC CR EN1; /* (2) */
DAC->DHR12R1 = DAC OUT1 VALUE; /* Initialize the DAC output value */
DAC->DHR12R2 = DAC OUT2 VALUE; /* Initialize the DAC output value */
```

### A.8.3 Independent trigger with different LFSR generation code example

# A.8.4 Independent trigger with single triangle generation code example

```
/* (1) Enable the peripheral clock of the DAC */
/* (2) Configure WAVEx at 10 and LFSR mask amplitude (MAMPx) at 1001 for a
       1023-bits amplitude,
       enable the DAC ch1 and ch2,
       disable buffer on ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL2
       and select TIM6 as trigger by keeping 000 in TSEL1 ^{*}/
/* (3) Define the low value of the triangle on channel1 */
/* (4) Define the low value of the triangle on channel2 */
RCC->APB1ENR |= RCC APB1ENR DACEN; /* (1) */
DAC->CR |= DAC CR WAVE1 1 | DAC CR WAVE2 1
         | DAC CR MAMP1 3 | DAC CR MAMP1 0
         | DAC CR MAMP2 3 | DAC CR MAMP2 0
         | DAC CR TSEL2 1 | DAC CR BOFF2 | DAC CR TEN2 | DAC CR EN2
         | DAC CR BOFF1 | DAC CR TEN1 | DAC CR EN1; /* (2) */
DAC->DHR12R1 = DAC OUT1 VALUE; /* (3) */
DAC->DHR12R2 = DAC_OUT2_VALUE; /* (4) */
```

### A.8.5 Independent trigger with different triangle generation code example

```
/* (1) Enable the peripheral clock of the DAC */
/* (2) Configure WAVEx at 10,
       configure mask amplitude for ch1 (MAMP1) at 1001 for a 1023-bits
       amplitude,
       and mask amplitude for ch2 (MAMP1) at 1011 for a 4095-bits amplitude,
       enable the DAC ch1 and ch2,
       disable buffer on ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL2,
       and select TIM6 as trigger by keeping 000 in TSEL1 */
/* (3) Define the low value of the triangle on channel1 */
/* (4) Define the low value of the triangle on channel2 */
RCC->APB1ENR |= RCC APB1ENR DACEN; /* (1) */
DAC->CR |= DAC_CR_WAVE1_1 | DAC_CR_WAVE2_1
         | DAC_CR_MAMP1_3 | DAC_CR_MAMP1_0
         | DAC_CR_MAMP2_3 | DAC_CR_MAMP2_1 | DAC_CR_MAMP2_0
         | DAC_CR_TSEL2_1 | DAC_CR_BOFF2 | DAC_CR_TEN2 | DAC_CR_EN2
         | DAC CR BOFF1 | DAC CR TEN1 | DAC CR EN1; /* (2) */
DAC->DHR12R1 = DAC_OUT1_VALUE; /* (3) */
DAC->DHR12R2 = DAC_OUT2_VALUE; /* (4) */
```

#### A.8.6 Simultaneous software start code example

```
/* Load the dual DAC channel data to the desired DHR register */ DAC->DHR12RD = (uint32 t)((signal1[x] << 16) + signal2[x]);
```

#### A.8.7 Simultaneous trigger without wave generation code example

#### A.8.8 Simultaneous trigger with single LFSR generation code example

#### A.8.9 Simultaneous trigger with different LFSR generation code example

```
/* (1) Enable the peripheral clock of the DAC */
/\star (2) Configure WAVEx at 01 and LFSR mask amplitude (MAMP1) at 1000 for a
       511-bits amplitude,
      set LFSR mask amplitude (MAMP2) at 0111 i.e. a 255-bits amplitude for
       enable the DAC ch1 and ch2,
       disable buffer on ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL1 and TSEL2 */
RCC->APB1ENR |= RCC_APB1ENR_DACEN; /* (1) */
DAC->CR |= DAC_CR_WAVE1_0 | DAC_CR_WAVE2_0 | DAC_CR_MAMP1_3
         | DAC_CR_MAMP2_2 | DAC_CR_MAMP2_1 | DAC_CR_MAMP2_0
         | DAC_CR_TSEL2_1 | DAC_CR_BOFF2
         | DAC_CR_TEN2 | DAC_CR_EN2
         | DAC_CR_TSEL1_1| DAC_CR_BOFF1
         | DAC_CR_TEN1 | DAC_CR_EN1; /* (2) */
/* Initialize the dual register */
DAC->DHR12RD = (uint32 t)((DAC OUT2 VALUE << 16) + DAC OUT1 VALUE);
```

RM0091 Rev 10 957/1324

#### A.8.10 Simultaneous trigger with single triangle generation code example

```
/* (1) Enable the peripheral clock of the DAC */
/* (2) Configure WAVEx at 10 and LFSR mask amplitude (MAMPx) at 1001 for a
       1023-bits amplitude,
       enable the DAC ch1 and ch2,
       disable buffer on ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL1 and TSEL2 */
RCC->APB1ENR |= RCC APB1ENR DACEN; /* (1) */
DAC->CR |= DAC CR WAVE1 1 | DAC_CR_WAVE2_1
         | DAC CR MAMP1 3 | DAC CR MAMP1 0
         | DAC CR MAMP2 3 | DAC CR MAMP2 0
         | DAC CR TSEL2 1 | DAC CR BOFF2
         | DAC CR TEN2 | DAC CR EN2
         | DAC CR TSEL1 1 | DAC CR BOFF1
         | DAC CR TEN1 | DAC CR EN1; /* (2) */
/* Initialize the dual register */
DAC->DHR12RD = (uint32_t) ((DAC_OUT2_VALUE << 16) + DAC OUT1 VALUE);
```

#### A.8.11 Simultaneous trigger with different triangle generation code example

#### A.8.12 DMA initialization code example

```
/* (1) Enable DMA transfer on DAC ch1 for both channels,
       enable interrupt on DMA underrun DAC,
       enable the DAC ch1 and ch2,
       select TIM7 as trigger by writing 010 in TSEL1 and TSEL2 */
DAC->CR |= DAC_CR_TSEL1_1 | DAC_CR_TEN2 | DAC_CR_EN2
         | DAC CR TSEL2 1 | DAC CR DMAUDRIE1 | DAC CR DMAEN1
         | DAC CR TEN1 | DAC CR EN1; /* (1) */
/* (1) Enable the peripheral clock on DMA */
/* (2) Configure the peripheral data register address */
/* (3) Configure the memory address */
/* (4) Configure the number of DMA tranfer to be performs on channel 3 */
/* (5) Configure increment, size (32-bits), interrupts, transfer from
       memory to peripheral and circular mode */
/* (6) Enable DMA Channel 3 */
RCC->AHBENR |= RCC AHBENR DMA1EN; /* (1) */
DMA1 Channel3->CPAR = (uint32 t) (&(DAC->DHR12RD)); /* (2) */
DMA1 Channel3->CMAR = (uint32 t) signal data; /* (3) */
DMA1_Channel3->CNDTR = SIGNAL_ARRAY_SIZE; /* (4) */
DMA1_Channel3->CCR |= DMA_CCR_MINC | DMA_CCR_MSIZE_1 | DMA_CCR_PSIZE_1
                   | DMA_CCR_TEIE | DMA_CCR_CIRC; /* (5) */
DMA1_Channel3->CCR |= DMA_CCR_EN; /* (6) */
```

RM0091 Rev 10 959/1324

#### A.9 Timers

### A.9.1 Upcounter on TI2 rising edge code example

```
/* (1) Enable the peripheral clock of Timer 1 */
/\star (2) Enable the peripheral clock of GPIOA \star/
/* (3) Select Alternate function mode (10) on GPIOA pin 9 */
/* (4) Select TIM1 CH2 on PA9 by enabling AF2 for pin 9 in GPIOA AFRH
       register */
RCC->APB2ENR |= RCC APB2ENR TIM1EN; /* (1) */
RCC->AHBENR |= RCC AHBENR GPIOAEN; /* (2) */
GPIOA->MODER = (GPIOA->MODER & ~(GPIO MODER MODER9))
             | (GPIO_MODER_MODER9_1); /* (3) */
GPIOA->AFR[1] |= 0x2 \ll ((9-8)*4); /* (4) */
/* (1) Configure channel 2 to detect rising edges on the TI2 input by
       writing CC2S = '01', and configure the input filter duration by
       writing the IC2F[3:0] bits in the TIMx CCMR1 register (if no filter
       is needed, keep IC2F=0000).*/
/* (2) Select rising edge polarity by writing CC2P=0 in the TIMx CCER
       register (reset value). */
/* (3) Configure the timer in external clock mode 1 by writing SMS=111
       Select TI2 as the trigger input source by writing TS=110
       in the TIMx SMCR register.*/
/* (4) Enable the counter by writing CEN=1 in the TIMx CR1 register. */
TIMx->CCMR1 |= TIM CCMR1 IC2F 0 | TIM CCMR1 IC2F 1
             | TIM CCMR1 CC2S 0; /* (1) */
TIMx->CCER &= (uint16 t) (~TIM CCER CC2P); /* (2) */
\text{TIM}x \rightarrow \text{SMCR} \mid = \text{TIM SMCR SMS} \mid \text{TIM SMCR TS 2} \mid \text{TIM SMCR TS 1; } /* (3) */
TIMx->CR1 |= TIM_CR1_CEN; /* (4) */
```

#### A.9.2 Up counter on each 2 ETR rising edges code example

```
/* (1) Enable the peripheral clock of Timer 1 */
/* (2) Enable the peripheral clock of GPIOA */
/* (3) Select Alternate function mode (10) on GPIOA pin 12 */
/* (4) Select TIM1 ETR on PA12 by enabling AF2 for pin 12 in GPIOA AFRH
       register */
RCC->APB2ENR |= RCC APB2ENR TIM1EN; /* (1) */
RCC->AHBENR |= RCC AHBENR GPIOAEN; /* (2) */
GPIOA->MODER = (GPIOA->MODER & ~(GPIO MODER MODER12))
            | (GPIO MODER MODER12 1); /* (3) */
GPIOA->AFR[1] |= 0x2 << ((12-8)*4); /* (4) */
/* (1) As no filter is needed in this example, write ETF[3:0]=0000
       in the TIMx SMCR register. Keep the reset value.
       Set the prescaler by writing ETPS[1:0]=01 in the TIMx SMCR
       Select rising edge detection on the ETR pin by writing ETP=0
       in the TIMx SMCR register. Keep the reset value.
       Enable external clock mode 2 by writing ECE=1 in the TIMx SMCR
       register. */
/* (2) Enable the counter by writing CEN=1 in the TIMx CR1 register. */
TIMx->SMCR |= TIM_SMCR_ETPS_0 | TIM_SMCR_ECE; /* (1) */
TIMx->CR1 |= TIM CR1 CEN; /* (2) */
```

### A.9.3 Input capture configuration code example

#### A.9.4 Input capture data management code example

```
This code must be inserted in the Timer interrupt subroutine.
if ((TIMx->SR & TIM SR CC1IF) != 0)
 if ((TIMx->SR & TIM SR CC10F) != 0) /* Check the overflow */
    /* Overflow error management */
   gap = 0; /* Reinitialize the laps computing */
   TIMx->SR &= ~(TIM SR CC10F | TIM SR CC11F); /* Clear the flags */
   return;
  }
  if (gap == 0) /* Test if it is the first rising edge */
   counter0 = TIMx->CCR1; /* Read the capture counter which clears the
                              CC1ICF */
   gap = 1; /* Indicate that the first rising edge has yet been detected */
  }
 else
   counter1 = TIMx->CCR1; /* Read the capture counter which clears the
                              CC1ICF */
   if (counter1 > counter0) /* Check capture counter overflow */
      Counter = counter1 - counter0;
    }
    else
    {
     Counter = counter1 + 0xFFFF - counter0 + 1;
   counter0 = counter1;
  }
}
else
  /* Unexpected Interrupt */
  /* Manage an error for robust application */
```

Note: This code manages only a single counter overflow. To manage many counter overflows the update interrupt must be enabled (UIE = 1) and properly managed.

# A.9.5 PWM input configuration code example

```
/* (1) Select the active input TI1 for TIMx CCR1 (CC1S = 01),
       select the active input TI1 for TIMx\_CCR2 (CC2S = 10) */
/* (2) Select TI1FP1 as valid trigger input (TS = 101)
       configure the slave mode in reset mode (SMS = 100) */
/* (3) Enable capture by setting CC1E and CC2E
      select the rising edge on CC1 and CC1N (CC1P = 0 and CC1NP = 0, reset
       value),
       select the falling edge on CC2 (CC2P = 1). */
/* (4) Enable interrupt on Capture/Compare 1 */
/* (5) Enable counter */
TIMx->CCMR1 |= TIM CCMR1 CC1S 0 | TIM CCMR1 CC2S 1; /* (1)*/
TIMx->SMCR |= TIM SMCR TS 2 | TIM SMCR TS 0
           | TIM SMCR SMS 2; /* (2) */
TIMX->CCER |= TIM CCER CC1E | TIM CCER CC2E | TIM CCER CC2P; /* (3) */
TIMX->DIER |= TIM DIER CC1IE; /* (4) */
TIMx->CR1 |= TIM_CR1_CEN; /* (5) */
```

#### A.9.6 PWM input with DMA configuration code example

```
/* (1) Enable the peripheral clock on DMA */
/* (3) Configure the memory address for DMA channel x */
/* (4) Configure the number of DMA tranfers to be performed
       on DMA channel x */
/* (5) Configure no increment (reset value), size (16-bits), interrupts,
       transfer from peripheral to memory and circular mode
       for DMA channel x */
/* (6) Enable DMA Channel x */
RCC->AHBENR |= RCC AHBENR DMA1EN; /* (1) */
DMA1_Channel2->CPAR = (uint32_t) (&(TIM1->CCR1)); /* (2) */
DMA1_Channel2->CMAR = (uint32_t)(&Period); /* (3) */
DMA1_Channel2->CNDTR = \frac{1}{7}; /* (4) */
{\tt DMA1\_Channel2->CCR} \ \ \textbf{|=} \ \ {\tt DMA\_CCR\_MSIZE\_0} \ \ \ \textbf{|} \ \ {\tt DMA} \ \ {\tt CCR} \ \ {\tt PSIZE} \ \ \textbf{0}
| DMA_CCR_TEIE | DMA_CCR_CIRC; /* (5) */
DMA1_Channel2->CCR |= DMA_CCR_EN; /* (6) */
/* repeat (2) to (6) for channel 3 */
DMA1 Channel3->CPAR = (uint32 t) (&(TIM1->CCR2)); /* (2) */
DMA1_Channel3->CMAR = (uint32_t)(&DutyCycle); /* (3) */
DMA1 Channel3->CNDTR = 1; /* (4) */
DMA1 Channel3->CCR |= DMA CCR MSIZE 0 | DMA CCR PSIZE 0
                    | DMA_CCR_TEIE | DMA_CCR_CIRC; /* (5) */
DMA1 Channel3->CCR \mid= DMA CCR EN; /* (6) */
/* Configure NVIC for DMA */
/* (7) Enable Interrupt on DMA Channels x */
/* (8) Set priority for DMA Channels x */
NVIC EnableIRQ(DMA1 Channel2 3 IRQn); /* (7) */
NVIC_SetPriority(DMA1_Channel2_3_IRQn,3); /* (8) */
```

4

RM0091 Rev 10 963/1324

#### A.9.7 Output compare configuration code example

```
/* (1) Set prescaler to 3, so APBCLK/4 i.e 12MHz */
/* (2) Set ARR = 12000 -1 */
/* (3) Set CCRx = ARR, as timer clock is 12MHz, an event occurs each 1 ms */
/* (4) Select toggle mode on OC1 (OC1M = 011),
       disable preload register on OC1 (OC1PE = 0, reset value) */
/* (5) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1)*/
/* (6) Enable output (MOE = 1) */
/* (7) Enable counter */
TIMx->PSC |= 3; /* (1) */
TIMx - ARR = 12000 - 1; /* (2) */
TIMx - > CCR1 = 12000 - 1; /* (3) */
TIMX->CCMR1 |= TIM CCMR1 OC1M 0 | TIM CCMR1 OC1M 1; /* (4) */
TIMx->CCER |= TIM CCER CC1E; /* (5)*/
TIMx->BDTR |= TIM BDTR MOE; /* (6) */
TIMx->CR1 |= TIM_CR1_CEN; /* (7) */
```

### A.9.8 Edge-aligned PWM configuration example

```
/* (1) Set prescaler to 47, so APBCLK/48 i.e 1MHz */
/* (2) Set ARR = 8, as timer clock is 1MHz the period is 9 us */
/* (3) Set CCRx = 4, , the signal will be high during 4 us */
/* (4) Select PWM mode 1 on OC1 (OC1M = 110),
       enable preload register on OC1 (OC1PE = 1) */
/* (5) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) ^{*}/
/* (6) Enable output (MOE = 1) */
/* (7) Enable counter (CEN = 1)
       select edge aligned mode (CMS = 00, reset value)
       select direction as upcounter (DIR = 0, reset value) */
/* (8) Force update generation (UG = 1) */
TIMx - PSC = 47; /* (1) */
TIMx->ARR = 8; /* (2) */
TIMx - > CCR1 = 4; /* (3) */
TIMx->CCMR1 |= TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1
            | TIM_CCMR1_OC1PE; /* (4) */
TIMx->CCER |= TIM CCER CC1E; /* (5) */
TIMx->BDTR |= TIM BDTR MOE; /* (6) */
TIMx->CR1 |= TIM CR1 CEN; /* (7) */
TIMx->EGR |= TIM_EGR_UG; /* (8) */
```

### A.9.9 Center-aligned PWM configuration example

```
/* (1) Set prescaler to 47, so APBCLK/48 i.e 1MHz */
/* (2) Set ARR = 8, as timer clock is 1MHz and center-aligned counting,
       the period is 16 us */
/\ast (3) Set CCRx = 7, the signal will be high during 14 us \ast/
/* (4) Select PWM mode 1 on OC1 (OC1M = 110),
       enable preload register on OC1 (OC1PE = 1, reset value) */
/* (5) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1)*/
/* (6) Enable output (MOE = 1) */
/* (7) Enable counter (CEN = 1)
      select center-aligned mode 1 (CMS = 01) */
/* (8) Force update generation (UG = 1) */
TIMx - PSC = 47; /* (1) */
TIMx - ARR = 8; /* (2) */
TIMx -> CCR1 = 7; /* (3) */
TIMx->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1
            | TIM CCMR1 OC1PE; /* (4) */
TIMx->CCER |= TIM CCER CC1E; /* (5) */
TIMx->BDTR |= TIM_BDTR_MOE; /* (6) */
TIMx->CR1 |= TIM_CR1_CMS_0 | TIM_CR1_CEN; /* (7) */
TIMx->EGR |= TIM_EGR_UG; /* (8) */
```

#### A.9.10 ETR configuration to clear OCxREF code example

```
/* This code is similar to the edge-aligned PWM configuration but it enables
   the clearing on OC1 for ETRclearing (OC1CE = 1) in CCMR1 (5) and ETR is
   configured in SMCR (7).*/
/\ast (1) Set prescaler to 47, so APBCLK/48 i.e 1MHz ^{\star}/
/\star (2) Set ARR = 8, as timer clock is 1MHz the period is 9 us \star/
/* (3) Set CCRx = 4, , the signal will be high during 4 us */
/* (4) Select PWM mode 1 on OC1 (OC1M = 110),
       enable preload register on OC1 (OC1PE = 1),
       enable clearing on OC1 for ETR clearing (OC1CE = 1) */
/* (5) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (6) Enable output (MOE = 1) */
/* (7) Select ETR as OCREF clear source (OCCS = 1),
       select External Trigger Prescaler off (ETPS = 00, reset value),
       disable external clock mode 2 (ECE = 0, reset value),
       select active at high level (ETP = 0, reset value) */
/* (8) Enable counter (CEN = 1),
       select edge aligned mode (CMS = 00, reset value),
       select direction as upcounter (DIR = 0, reset value) */
/* (9) Force update generation (UG = 1) */
TIMx - PSC = 47; /* (1) */
TIMx->ARR = 8; /* (2) */
TIMx -> CCR1 = 4; /* (3) */
TIMX->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1 | TIM CCMR1 OC1PE
            | TIM CCMR1 OC1CE; /* (4) */
TIMx->CCER |= TIM CCER CC1E; /* (5) */
TIMx->BDTR |= TIM BDTR MOE; /* (6) */
TIMx->SMCR |= TIM SMCR OCCS; /* (7) */
TIMx->CR1 |= TIM CR1 CEN; /* (8) */
TIMx->EGR \mid= TIM EGR UG; /* (9) */
```

#### A.9.11 Encoder interface code example

#### A.9.12 Reset mode code example

```
/* (1) Configure channel 1 to detect rising edges on the TI1 input
       by writing CC1S = '01',
       and configure the input filter duration by writing the IC1F[3:0]
       bits in the TIMx CCMR1 register (if no filter is needed, keep
       IC1F=0000).*/
/* (2) Select rising edge polarity by writing CC1P=0 in the TIMx CCER
       register
       Not necessary as it keeps the reset value. */
/* (3) Configure the timer in reset mode by writing SMS=100
       Select TI1 as the trigger input source by writing TS=101
       in the TIMx SMCR register.*/
/* (4) Set prescaler to 48000-1 in order to get an increment each 1ms */
/* (5) Enable the counter by writing CEN=1 in the TIMx CR1 register. */
TIMx->CCMR1 |= TIM CCMR1 CC1S 0; /* (1)*/
TIMx->CCER &= (uint16_t) (~TIM_CCER_CC1P); /* (2) */
\text{TIM}_{x}->SMCR |= \text{TIM} SMCR SMS 2 | \text{TIM} SMCR TS 2 | \text{TIM} SMCR TS 0; /* (3) */
TIM1->PSC = 47999; /* (4) */
TIMx->CR1 |= TIM CR1 CEN; /* (5) */
```

#### A.9.13 Gated mode code example

```
/* (1) Configure channel 1 to detect low level on the TI1 input
       by writing CC1S = '01',
       and configure the input filter duration by writing the IC1F[3:0]
       bits in the TIMx CCMR1 register (if no filter is needed,
       keep IC1F=0000). */
^{\prime \star} (2) Select polarity by writing CC1P=1 in the TIMx CCER register ^{\star \prime}
/* (3) Configure the timer in gated mode by writing SMS=101
       Select TI1 as the trigger input source by writing TS=101
       in the TIMx SMCR register. */
^{\prime \star} (4) Set prescaler to 12000-1 in order to get an increment each 250us ^{\star \prime}
/* (5) Enable the counter by writing CEN=1 in the TIMx_CR1 register. */
TIMx->CCMR1 |= TIM_CCMR1_CC1S_0; /* (1)*/
TIMx->CCER |= TIM_CCER_CC1P; /* (2) */
TIMx->SMCR |= TIM_SMCR_SMS_2 | TIM_SMCR_SMS 0
           | TIM_SMCR_TS_2 | TIM_SMCR_TS_0; /* (3) */
TIMx - PSC = 11999; /* (4) */
TIMx->CR1 |= TIM CR1 CEN; /* (5) */
```

 $\overline{\mathbf{A}}$ 

RM0091 Rev 10 967/1324

#### A.9.14 Trigger mode code example

```
/* (1) Configure channel 2 to detect rising edge on the TI2 input
       by writing CC2S = '01',
       and configure the input filter duration by writing the IC1F[3:0]
       bits in the TIMx CCMR1 register (if no filter is needed,
       keep IC1F=0000). */
/* (2) Select polarity by writing CC2P=0 (reset value) in the TIMx CCER
       register */
/* (3) Configure the timer in trigger mode by writing SMS=110
       Select TI2 as the trigger input source by writing TS=110
       in the TIMx SMCR register. */
/* (4) Set prescaler to 12000-1 in order to get an increment each 250us */
TIMx->CCMR1 |= TIM CCMR1 CC2S 0; /* (1)*/
TIMX->CCER &= ~TIM CCER CC2P; /* (2) */
TIMx->SMCR |= TIM SMCR SMS 2 | TIM SMCR SMS 1
           | TIM SMCR TS 2 | TIM SMCR TS 1; /* (3) */
TIM1->PSC = 11999; /* (4) */
```

#### A.9.15 External clock mode 2 + trigger mode code example

```
/* (1) Configure no input filter (ETF=0000, reset value)
       configure prescaler disabled (ETPS = 0, reset value)
       select detection on rising edge on ETR (ETP = 0, reset value)
       enable external clock mode 2 (ECE = 1) */
/* (2) Configure no input filter (IC1F=0000, reset value)
       select input capture source on TI1 (CC1S = 01) */
/* (3) Select polarity by writing CC1P=0 (reset value) in the TIMx CCER
       register */
/* (4) Configure the timer in trigger mode by writing SMS=110
       Select TI1 as the trigger input source by writing TS=101
       in the TIMx SMCR register. */
TIMx->SMCR |= TIM SMCR ECE; /* (1) */
TIMx->CCMR1 |= TIM_CCMR1_CC1S_0; /* (2)*/
TIMx->CCER &= ~TIM_CCER_CC1P; /* (3) */
TIMx->SMCR |= TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1
           | TIM_SMCR_TS_2 | TIM_SMCR_TS_0; /* (4) */
/* Use TI2FP2 as trigger 1 */
^{\prime \star} (1) Map TI2FP2 on TI2 by writing CC2S=01 in the TIMx CCMR1 register ^{\star \prime}
/* (2) TI2FP2 must detect a rising edge, write CC2P=0 and CC2NP=0
       in the TIMx CCER register (keep the reset value) */
/* (3) Configure TI2FP2 as trigger for the slave mode controller (TRGI)
       by writing TS=110 in the TIMx_SMCR register,
       TI2FP2 is used to start the counter by writing SMS to '110'
       in the TIMx SMCR register (trigger mode) */
TIMx->CCMR1 |= TIM_CCMR1_CC2S_0; /* (1) */
//TIMx->CCER &= \sim (TIM_CCER_CC2P | TIM_CCER_CC2NP); /* (2) */
TIMx->SMCR |= TIM_SMCR_TS_2 | TIM_SMCR_TS_1
            | TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1; /* (3) */
```

#### A.9.16 One-Pulse mode code example

```
/* The OPM waveform is defined by writing the compare registers */
/* (1) Set prescaler to 47, so APBCLK/48 i.e 1MHz */
/* (2) Set ARR = 7, as timer clock is 1MHz the period is 8 us */
/* (3) Set CCRx = 5, the burst will be delayed for 5 us (must be > 0) */
/* (4) Select PWM mode 2 on OC1 (OC1M = 111),
       enable preload register on OC1 (OC1PE = 1, reset value)
       enable fast enable (no delay) if PULSE WITHOUT DELAY is set */
/* (5) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (6) Enable output (MOE = 1) */
/* (7) Write '1 in the OPM bit in the TIMx CR1 register to stop the counter
       at the next update event (OPM = 1),
       enable auto-reload register(ARPE = 1) */
TIMx - PSC = 47; /* (1) */
TIMx->ARR = 7; /* (2) */
TIMx -> CCR1 = 5; /* (3) */
TIMX->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1 | TIM CCMR1 OC1M 0
             | TIM CCMR1 OC1PE
#if PULSE WITHOUT DELAY > 0
             | TIM CCMR1 OC1FE
#endif
             ; /* (4) */
TIMx->CCER |= TIM CCER CC1E; /* (5) */
TIMx->BDTR |= TIM BDTR MOE; /* (6) */
TIMx->CR1 |= TIM CR1 OPM | TIM CR1 ARPE; /* (7) */
```

### A.9.17 Timer prescaling another timer code example

```
/* TIMy is slave of TIMx */
/* (1) Select Update Event as Trigger output (TRG0) by writing MMS = 010
       in TIMx_CR2. */
/* (2) Configure TIMy in slave mode using ITR1 as internal trigger
       by writing TS = 000 in TIMy_SMCR (reset value)
       Configure TIMy in external clock mode 1, by writing SMS=111 in the
       TIMy SMCR register. */
/* (3) Set TIMx prescaler to 47999 in order to get an increment each 1ms */
/* (4) Set TIMx Autoreload to 999 in order to get an overflow (so an UEV)
       each second */
/* (5) Set TIMx Autoreload to 24*3600-1 in order to get an overflow each 24-
       hour */
/* (6) Enable the counter by writing CEN=1 in the TIMx_CR1 register. */
^{\prime \star} (7) Enable the counter by writing CEN=1 in the TIMy_CR1 register. ^{\star \prime}
TIMx->CR2 |= TIM CR2 MMS 1; /* (1) */
TIMy->SMCR |= TIM_SMCR_SMS_2 | TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0; /* (2) */
TIMx - > PSC = 47999; /* (3) */
TIMx->ARR = 999; /* (4) */
TIMy->ARR = (24 * 3600) - 1; /* (5) */
TIMx->CR1 |= TIM CR1 CEN; /* (6) */
TIMy->CR1 |= TIM CR1 CEN; /* (7) */
```

4

RM0091 Rev 10 969/1324

#### A.9.18 Timer enabling another timer code example

```
/* TIMy is slave of TIMx */
/* (1) Configure Timer x master mode to send its Output Compare 1 Reference
       (OC1REF) signal as trigger output
       (MMS=100 in the TIM1 CR2 register). */
/* (2) Configure the Timer x OC1REF waveform (TIM1 CCMR1 register)
       Channel 1 is in PWM mode 1 when the counter is less than the
       capture/compare register (write OC1M = 110) */
/* (3) Configure TIMy in slave mode using ITR1 as internal trigger
       by writing TS = 000 in TIMy SMCR (reset value)
       Configure TIMy in gated mode, by writing SMS=101 in the
       TIMy SMCR register. */
/* (4) Set TIMx prescaler to 2 */
/* (5) Set TIMy prescaler to 2 */
/* (6) Set TIMx Autoreload to 999 in order to get an overflow (so an UEV)
       each 100ms */
/\!\!^{\star} (7) Set capture compare register to a value between 0 and 999 ^{\star}/\!\!^{\prime}
TIMx->CR2 |= TIM_CR2_MMS_2; /* (1) */
TIMX->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1; /* (2) */
TIMy->SMCR |= TIM SMCR SMS 2 | TIM SMCR SMS 0; /* (3) */
TIMx->PSC = 2; /* (4) */
TIMy - PSC = 2; /* (5) */
TIMx - ARR = 999; /* (6) */
TIMx -> CCR1 = 700; /* (7) */
/* Configure the slave timer to generate toggling on each count */
/* (1) Configure the TIMy in PWM mode 1 (write OC1M = 110) */
/* (2) Set TIMy Autoreload to 1 */
/* (3) Set capture compare register to 1 */
TIMy->ARR = 1; /* (2) */
TIMy-> CCR1 = 1; /* (3) */
/* Enable the output of TIMx OC1 */
/* (1) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (2) Enable output (MOE = 1) */
TIMx->CCER |= TIM CCER CC1E; /* (1) */
TIMx->BDTR \mid= TIM BDTR MOE; /* (2) */
/* Enable the output of TIMy OC1 */
/* (1) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (2) Enable output (MOE = 1) */
TIMy->CCER |= TIM_CCER_CC1E; /* (1) */
TIMy->BDTR |= TIM BDTR MOE; /* (2) */
/* (1) Enable the slave counter first by writing CEN=1
       in the TIMy_CR1 register. ^{\star}/
/\star (2) Enable the master counter by writing CEN=1
       in the TIMx_CR1 register. */
TIMy->CR1 |= TIM_CR1_CEN; /* (1) */
TIMx->CR1 |= TIM CR1 CEN; /* (2) */
```

#### A.9.19 Master and slave synchronization code example

```
/* (1) Configure Timer x master mode to send its enable signal
       as trigger output (MMS=001 in the TIM1_CR2 register). \ensuremath{^{\star}/}
/* (2) Configure the Timer x Channel 1 waveform (TIM1 CCMR1 register)
       is in PWM mode 1 (write OC1M = 110) */
/* (3) Configure TIMy in slave mode using ITR1 as internal trigger
       by writing TS = 000 in TIMy SMCR (reset value)
       Configure TIMy in gated mode, by writing SMS=101 in the
       TIMy SMCR register. */
/* (4) Set TIMx prescaler to 2 */
/* (5) Set TIMy prescaler to 2 */
/* (6) Set TIMx Autoreload to 99 in order to get an overflow (so an UEV)
       each 10ms */
/* (7) Set capture compare register to a value between 0 and 99 */
TIMx->CR2 |= TIM CR2 MMS 0; /* (1) */
TIMx->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1; /* (2) */
TIMy->SMCR \mid= TIM SMCR SMS 2 \mid TIM SMCR SMS 0; /* (3) */
TIMx \rightarrow PSC = 2; /* (4) */
TIMy - > PSC = 2; /* (5) */
TIMx - ARR = 99; /* (6) */
TIMx -> CCR1 = 25; /* (7) */
/* Configure the slave timer Channel 1 as PWM as Timer
   to show synchronicity */
/* (1) Configure the TIMy in PWM mode 1 (write OC1M = 110) */
/* (2) Set TIMy Autoreload to 99 */
/* (3) Set capture compare register to 25 */
TIMy->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1; /* (1) */
TIMy->ARR = 99; /* (2) */
TIMy-> CCR1 = 25; /* (3) */
/\,^\star Enable the output of TIMx OC1 ^\star/\,
/* (1) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) ^{\star}/
/* (2) Enable output (MOE = 1) */
TIMx->CCER |= TIM CCER CC1E; /* (1) */
TIMx->BDTR |= TIM_BDTR_MOE; /* (2) */
/* Enable the output of TIMy OC1 */
/* (1) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (2) Enable output (MOE = 1) */
TIMy->CCER |= TIM CCER CC1E; /* (1) */
TIMy->BDTR |= TIM BDTR MOE; /* (2) */
/* (1) Reset Timer x by writing '1 in UG bit (TIMx EGR register) */
/* (2) Reset Timer y by writing '1 in UG bit (TIMy_EGR register) */
TIMx->EGR |= TIM EGR UG; /* (1) */
TIMy->EGR \mid= TIM EGR UG; /* (2) */
^{\prime \star} (1) Enable the slave counter first by writing CEN=1 in the TIMy_CR1
       register.
       TIMy will start synchronously with the master timer */
/* (2) Start the master counter by writing CEN=1
       in the TIMx CR1 register. */
TIMy->CR1 |= TIM CR1 CEN; /* (1) */
TIMx->CR1 |= TIM CR1 CEN; /* (2) */
```

57

RM0091 Rev 10 971/1324

#### A.9.20 Two timers synchronized by an external trigger code example

```
/* (1) Configure TIMx master mode to send its enable signal
       as trigger output (MMS=001 in the TIM1_CR2 register). \ensuremath{^{\star}/}
/* (2) Configure TIMx in slave mode to get the input trigger from TI1
       by writing TS = 100 in TIMx SMCR
       Configure TIMx in trigger mode, by writing SMS=110 in the
       TIMx SMCR register.
       Configure TIMx in Master/Slave mode by writing MSM = 1
       in TIMx SMCR */
/* (3) Configure TIMy in slave mode to get the input trigger from Timer1
       by writing TS = 000 in TIMy SMCR (reset value)
       Configure TIMy in trigger mode, by writing SMS=110 in the
       TIMy SMCR register. */
/* (4) Reset Timer x counter by writing '1 in UG bit (TIMx EGR register) */
/* (5) Reset Timer y counter by writing '1 in UG bit (TIMy EGR register) */
TIMx->CR2 |= TIM CR2 MMS 0; /* (1)*/
TIMX->SMCR |= TIM SMCR TS 2 | TIM SMCR SMS 2 | TIM SMCR SMS 1
           | TIM SMCR MSM; /* (2) */
TIMy->SMCR |= TIM SMCR SMS 2 | TIM SMCR SMS 1; /* (3) */
TIMx->EGR |= TIM EGR UG; /* (4) */
TIMy->EGR |= TIM EGR UG; /* (5) */
/* Configure the Timer Channel 2 as PWM */
/* (1) Configure the Timer x Channel 2 waveform (TIM1 CCMR1 register)
       is in PWM mode 1 (write OC2M = 110) */
/* (2) Set TIMx prescaler to 2 */
/* (3) Set TIMx Autoreload to 99 in order to get an overflow (so an UEV)
       each 10ms */
/* (4) Set capture compare register to a value between 0 and 99 */
TIMx->CCMR1 |= TIM_CCMR1_OC2M_2 | TIM_CCMR1_OC2M_1; /* (1) */
TIMx - > PSC = 2; /* (2) */
TIMx -> ARR = 99; /* (3) */
TIMx -> CCR2 = 25; /* (4) */
/\star Configure the slave timer Channel 1 as PWM as Timer
  to show synchronicity */
/* (1) Configure the TIMy in PWM mode 1 (write OC1M = 110) */
/* (2) Set TIMy prescaler to 2 */
/* (3) Set TIMx Autoreload to 99 */
/* (4) Set capture compare register to 25 */
TIMy->CCMR1 |= TIM CCMR1 OC1M 2 | TIM CCMR1 OC1M 1; /* (1) */
TIMy - PSC = 2; /* (2) */
TIMy - ARR = 99; /* (3) */
TIMy-> CCR1 = 25; /* (4) */
/* Enable the output of TIMx OC1 */
/* (1) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (2) Enable output (MOE = 1) */
TIMx->CCER |= TIM CCER CC2E; /* (1) */
TIMx->BDTR |= TIM BDTR MOE; /* (2) */
/* Enable the output of TIMy OC1 */
/* (1) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (2) Enable output (MOE = 1) */
TIMy->CCER |= TIM CCER CC1E; /* (1) */
TIMy->BDTR |= TIM_BDTR_MOE; /* (2) */
```

### A.9.21 DMA burst feature code example

```
/* In this example TIMx has been previously configured
   in PWM center-aligned */
/* Configure DMA Burst Feature */
/* Configure the corresponding DMA channel */
/* (1) Set DMA channel peripheral address is the DMAR register address */
/* (2) Set DMA channel memory address is the address of the buffer
       in the RAM containing the data to be transferred by DMA
       into CCRx registers */
/* (3) Set the number of data transfer to sizeof(Duty Cycle Table) */
/* (4) Configure DMA transfer in CCR register,
       enable the circular mode by setting CIRC bit (optional),
       set memory size to 16 bits MSIZE = 01,
       set peripheral size to 32 bits PSIZE = 10,
       enable memory increment mode by setting MINC,
       set data transfer direction read from memory by setting DIR. */
/* (5) Configure TIMx DCR register with DBL = 3 transfers
       and DBA = (@TIMx->CCR2 - @TIMx->CR1) >> 2 = 0xE */
/* (6) Enable the TIMx update DMA request by setting UDE bit in DIER
      register */
/* (7) Enable TIMx */
/* (8) Enable DMA channel */
DMA1_Channel2->CPAR = (uint32_t)(&(TIMx->DMAR)); /* (1) */
DMA1_Channel2->CMAR = (uint32_t)(Duty_Cycle_Table); /* (2) */
DMA1_Channel2->CNDTR = 10*3; /* (3) */
DMA1 Channel2->CCR |= DMA CCR CIRC | DMA CCR MSIZE 0 | DMA CCR PSIZE 1
                    | DMA CCR MINC | DMA CCR DIR; /* (4) */
TIMx - DCR = (3 \ll 8)
          + ((((uint32 t)(&TIMx->CCR2))
          - ((uint32 t)(&TIMx->CR1))) >> 2); /* (5) */
TIMx->DIER |= TIM_DIER_UDE; /* (6) */
TIMx->CR1 |= TIM CR1 CEN; /* (7) */
DMA1 Channel2->CCR \mid= DMA CCR EN; /* (8) */
```

## A.10 IRTIM code example

#### A.10.1 TIM16 and TIM17 configuration code example

```
/* The following configuration is for RC5 standard */
^{\prime\star} TIM16 is used for the enveloppe while TIM17 is used for the carrier ^{\star\prime}
#define TIM ENV TIM16
#define TIM CAR TIM17
/\!\!^{\star} (1) Enable the peripheral clocks of Timer 16 and 17 and SYSCFG ^{\star}/\!\!^{\prime}
/* (2) Enable the peripheral clock of GPIOB */
/* (3) Select alternate function mode on GPIOB pin 9 */
/* (4) Select AFO on PB9 in AFRH for IR OUT (reset value) */
/* (5) Enable the high sink driver capability by setting I2C PB9 FM+ bit
       in SYSCFG CFGR1 */
RCC->APB2ENR |= RCC APB2ENR TIM16EN | RCC APB2ENR TIM17EN
              | RCC APB2ENR_SYSCFGCOMPEN; /* (1) */
RCC->AHBENR |= RCC AHBENR GPIOBEN; /* (2) */
GPIOB->MODER = (GPIOB->MODER & ~GPIO MODER MODER9)
             | GPIO MODER MODER9 1; /* (3) */
GPIOB->AFR[1] &= \sim (0 \times 0 \text{ F} \ll (9 - 8) * 4)); /* (4) */
SYSCFG->CFGR1 |= SYSCFG CFGR1 I2C FMP PB9; /* (5) */
/* Configure TIM CAR as carrier signal */
/* (1) Set prescaler to 1, so APBCLK i.e 48MHz */
/* (2) Set ARR = 1333, as timer clock is 48MHz the frequency is 36kHz */
/* (3) Set CCRx = 1333/4, , the signal will bhave a 25% duty cycle */
/* (4) Select PWM mode 1 on OC1 (OC1M = 110),
       enable preload register on OC1 (OC1PE = 1) */
/* (5) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (6) Enable output (MOE = 1) */
TIM CAR->PSC = v; /* (1) */
TIM CAR->ARR = 1333; /* (2) */
TIM CAR->CCR1 = (uint16 t) (1333 / 4); /* (3) */
TIM_CAR->CCMR1 |= TIM_CCMR1_OC1M_2 | TIM_CCMR1_OC1M_1
                | TIM_CCMR1_OC1PE; /* (4) */
TIM CAR->CCER |= TIM CCER CC1E; /* (5) */
TIM CAR->BDTR |= TIM BDTR MOE; /* (6) */
/* Configure TIM ENV is the modulation enveloppe */
/* (1) Set prescaler to 1, so APBCLK i.e 48MHz */
/* (2) Set ARR = 42627, as timer clock is 48MHz the period is 888 us */
/\star (3) Select Forced inactive on OC1 (OC1M = 100) \star/
/* (4) Select active high polarity on OC1 (CC1P = 0, reset value),
       enable the output on OC1 (CC1E = 1) */
/* (5) Enable output (MOE = 1) */
/* (6) Enable Update interrupt (UIE = 1) */
TIM ENV->PSC = 0; /* (1) */
TIM ENV->ARR = 42627; /* (2) */
TIM ENV->CCMR1 |= TIM CCMR1 OC1M 2; /* (3) */
TIM ENV->CCER |= TIM CCER CC1E; /* (4) */
TIM ENV->BDTR |= TIM BDTR MOE; /* (5) */
TIM ENV->DIER |= TIM DIER UIE; /* (6) */
/* Enable and reset TIM CAR only */
/* (1) Enable counter (CEN = 1),
       select edge aligned mode (CMS = 00, reset value),
       select direction as upcounter (DIR = 0, reset value) */
```

```
/* (2) Force update generation (UG = 1) */
TIM_CAR->CR1 |= TIM_CR1_CEN; /* (1) */
TIM_CAR->EGR |= TIM_EGR_UG; /* (2) */
/* Configure TIM_ENV interrupt */
/* (1) Enable Interrupt on TIM_ENV */
/* (2) Set priority for TIM_ENV */
NVIC_EnableIRQ(TIM_ENV_IRQn); /* (1) */
NVIC SetPriority(TIM_ENV_IRQn,0); /* (2) */
```

#### A.10.2 IRQHandler for IRTIM code example

```
* Description: This function handles TIM 16 interrupt request.
                 This interrupt subroutine computes the laps between 2
                 rising edges on T1IC.
                 This laps is stored in the "Counter" variable.
void TIM16 IRQHandler(void)
{
  uint8 t bit msg = 0;
  if ((SendOperationReady == 1)
      && (BitsSentCounter < (RC5 GlobalFrameLength * 2)))
    if (BitsSentCounter < 32)</pre>
      SendOperationCompleted = 0x00;
      bit msg = (uint8 t)((ManchesterCodedMsg >> BitsSentCounter)& 1);
      if (bit msg== 1)
        /\!\!^\star Force active level - OC1REF is forced high ^\star/\!\!
        TIM_ENV->CCMR1 |= TIM_CCMR1_OC1M_0;
      }
      else
        /* Force inactive level - OC1REF is forced low */
        TIM ENV->CCMR1 &= (uint16 t) (~TIM CCMR1 OC1M 0);
      }
    }
    BitsSentCounter++;
  else
    SendOperationCompleted = 0x01;
    SendOperationReady = 0;
    BitsSentCounter = 0;
  }
  /* Clear TIM ENV update interrupt */
  TIM_ENV->SR &= (uint16_t)(~TIM_SR_UIF);
```

57

RM0091 Rev 10 975/1324

## A.11 bxCAN code example

#### A.11.1 bxCAN initialization mode code example

```
/* (1) Enter CAN init mode to write the configuration */
/* (2) Wait the init mode entering */
/* (3) Exit sleep mode */
/* (4) Loopback mode, set timing to 1Mb/s: BS1 = 4, BS2 = 3,
      prescaler = 6 */
/* (5) Leave init mode */
/* (6) Wait the init mode leaving */
/* (7) Enter filter init mode, (16-bit + mask, filter 0 for FIFO 0) */
/* (8) Acivate filter 0 */
/* (9) Set the Id and the mask (all bits of standard id care */
/* (10) Leave filter init */
/* (11) Set FIFOO message pending IT enable */
CAN->MCR |= CAN MCR INRQ; /* (1) */
while ((CAN->MSR & CAN_MSR_INAK) != CAN MSR INAK) /* (2) */
  /* add time out here for a robust application */
CAN->MCR &=~ CAN MCR SLEEP; /* (3) */
CAN->BTR |= CAN BTR LBKM | 2 << 20 | 3 << 16 | 5 << 0; /* (4) */
CAN->MCR &=~ CAN MCR INRO; /* (5) */
while ((CAN->MSR & CAN MSR INAK) == CAN MSR INAK) /* (6) */
  /* add time out here for a robust application */
}
CAN->FMR \mid = CAN FMR FINIT; /* (7) */
CAN->FA1R |= CAN FA1R FACT0; /* (8) */
CAN->sFilterRegister[0].FR1 = CAN ID << 5 | 0xFF70U << 16; /* (9) */
CAN->FMR &=~ CAN FMR FINIT; /* (10) */
CAN->IER |= CAN IER FMPIE0; /* (11) */
```

#### A.11.2 bxCAN transmit code example

#### A.11.3 bxCAN receive code example

```
/* check if a message is filtered and received by FIFO 0 */
if ((CAN->RFOR & CAN_RFOR_FMPO)!=0)
{
    CAN_ReceiveMessage = CAN->sFIFOMailBox[0].RDLR; /* read data */
    CAN->RFOR |= CAN_RFOR_RFOMO; /* release FIFO */
    if ((CAN_ReceiveMessage & OxFF) == CMD)
    {
        /* Process */
    }
}
```

## A.12 DBG code example

## A.12.1 DBG read device ID code example

```
/* Read MCU Id, 32-bit access */
MCU Id = DBGMCU->IDCODE;
```

## A.12.2 DBG debug in Low-power mode code example

```
/* To be able to debug in stop mode */
DBGMCU->CR |= DBGMCU_CR_DBG_STOP;
```

# A.13 HDMI-CEC code example

## A.13.1 HDMI-CEC configure CEC code example

```
/* (1) OAR = 0 \times 0001 => OA = 0 \times 0 */
/* (2) Receive byte interrupt enable, receive end interrupt enable */
/* (3) CEC enable */
CEC->CFGR = (0 \times 001 <<16); /* (1) */
CEC->IER = CEC_IER_RXBRIEICEC_IER_RXENDIE; /* (2) */
CEC->CR = CEC_CR_CECEN; /* (3) */
```

#### A.13.2 HDMI-CEC transmission with interrupt enabled code example

#### A.13.3 HDMI-CEC interrupt management code example

```
if ((CEC->ISR & CEC ISR RXEND) == CEC ISR RXEND)
 CEC->ISR = CEC ISR RXBR | CEC ISR RXEND; /* Reset flag */
 Received Data = CEC->RXDR;
 if (Received Data == CMD)
    /* Process */
  1
}
else if ((CEC->ISR & CEC ISR RXBR) == CEC ISR RXBR)
 CEC->ISR = CEC ISR RXBR; /* Reset flag */
 Received Data = CEC->RXDR;
 /* Process */
else if ((CEC->ISR & CEC ISR TXBR) == CEC ISR TXBR)
 CEC->IER &= ~CEC IER TXBRIE; /* Reset Tx IT */
 CEC->CR I= CEC CR TXEOM; /* this is the last byte */
 CEC->TXDR = CMD;
}
```

# A.14 I2C code example

#### A.14.1 I2C configured in master mode to receive code example



#### A.14.2 I2C configured in master mode to transmit code example

## A.14.3 I2C configured in slave mode code example

## A.14.4 I2C master transmitter code example

```
/* Check Tx empty */
if ((I2C2->ISR & I2C_ISR_TXE) == I2C_ISR_TXE)
{
    I2C2->TXDR = I2C_BYTE_TO_SEND; /* Byte to send */
    I2C2->CR2 |= I2C_CR2_START; /* Go */
}
```

#### A.14.5 I2C master receiver code example

```
if ((I2C2->ISR & I2C_ISR_RXNE) == I2C_ISR_RXNE)
{
    /* Read receive register, will clear RXNE flag */
    if (I2C2->RXDR == I2C_BYTE_TO_SEND)
    {
        /* Process */
    }
}
```

#### A.14.6 I2C slave transmitter code example

```
uint32_t I2C_InterruptStatus = I2C1->ISR; /* Get interrupt status */
/* Check address match */
if ((I2C_InterruptStatus & I2C_ISR_ADDR) == I2C_ISR_ADDR)
{
    I2C1->ICR |= I2C_ICR_ADDRCF; /* Clear address match flag */
    /* Check if transfer direction is read (slave transmitter) */
    if ((I2C1->ISR & I2C_ISR_DIR) == I2C_ISR_DIR)
    {
        I2C1->CR1 |= I2C_CR1_TXIE; /* Set transmit IT */
    }
}
else if ((I2C_InterruptStatus & I2C_ISR_TXIS) == I2C_ISR_TXIS)
{
    I2C1->CR1 &=~ I2C_CR1_TXIE; /* Disable transmit IT */
    I2C1->TXDR = I2C_BYTE_TO_SEND; /* Byte to send */
}
```

## A.14.7 I2C slave receiver code example

```
uint32_t I2C_InterruptStatus = I2C1->ISR; /* Get interrupt status */
if ((I2C_InterruptStatus & I2C_ISR_ADDR) == I2C_ISR_ADDR)
{
    I2C1->ICR |= I2C_ICR_ADDRCF; /* Address match event */
}
else if ((I2C_InterruptStatus & I2C_ISR_RXNE) == I2C_ISR_RXNE)
{
    /* Read receive register, will clear RXNE flag */
    if (I2C1->RXDR == I2C_BYTE_TO_SEND)
    {
        /* Process */
    }
}
```

#### A.14.8 I2C configured in master mode to transmit with DMA code example

## A.14.9 I2C configured in slave mode to receive with DMA code example

## A.15 IWDG code example

## A.15.1 IWDG configuration code example

```
/* (1) Activate IWDG (not needed if done in option bytes) */
/* (2) Enable write access to IWDG registers */
/* (3) Set prescaler by 8 */
/* (4) Set reload value to have a rollover each 100ms */
/* (5) Check if flags are reset */
/* (6) Refresh counter */
IWDG->KR = IWDG_START; /* (1) */
IWDG->KR = IWDG_WRITE_ACCESS; /* (2) */
IWDG->PR = IWDG_PR_PR_0; /* (3) */
IWDG->RLR = IWDG_RELOAD; /* (4) */
while (IWDG->SR) /* (5) */
{
    /* add time out here for a robust application */
}
IWDG->KR = IWDG_REFRESH; /* (6) */
```

981/1324

## A.15.2 IWDG configuration with window code example

```
/* (1) Activate IWDG (not needed if done in option bytes) */
/* (2) Enable write access to IWDG registers */
/* (3) Set prescaler by 8 */
/* (4) Set reload value to have a rollover each 100ms */
/* (5) Check if flags are reset */
/* (6) Set a 50ms window, this will refresh the IWDG */
IWDG->KR = IWDG_START; /* (1) */
IWDG->KR = IWDG_WRITE_ACCESS; /* (2) */
IWDG->PR = IWDG_PR_PR_0; /* (3) */
IWDG->RLR = IWDG_RELOAD; /* (4) */
while (IWDG->SR) /* (5) */
{
    /* add time out here for a robust application */
}
IWDG->WINR = IWDG_RELOAD >> 1; /* (6) */
```

## A.16 RTC code example

## A.16.1 RTC calendar configuration code example

```
/* (1) Write access for RTC registers */
/* (2) Enable init phase */
/* (3) Wait until it is allow to modify RTC register values */
/* (4) set prescaler, 40kHz/128 => 312 Hz, 312Hz/312 => 1Hz */
/* (5) New time in TR */
/* (6) Disable init phase */
/* (7) Disable write access for RTC registers */
RTC->WPR = 0xCA; /* (1) */
RTC->WPR = 0x53; /* (1) */
RTC->ISR |= RTC ISR INIT; /* (2) */
while ((RTC->ISR & RTC ISR INITF) != RTC ISR INITF) /* (3) */
  /* add time out here for a robust application */
RTC->PRER = 0 \times 007 \text{F} 0137; /* (4) */
RTC->TR = RTC TR PM | Time; /* (5) */
RTC->ISR &=~ RTC_ISR_INIT; /* (6) */
RTC->WPR = 0xFE; /* (7) */
RTC->WPR = 0x64; /* (7) */
```

## A.16.2 RTC alarm configuration code example

```
/* (1) Write access for RTC registers */
/* (2) Disable alarm A to modify it */
/* (3) Wait until it is allow to modify alarm A value */
/\!\!\!\!^{\star} (4) Modify alarm A mask to have an interrupt each 1Hz ^{\star}/\!\!\!
/\,^{\star} (5) Enable alarm A and alarm A interrupt ^{\star}/\,
/* (6) Disable write access */
RTC->WPR = 0xCA; /* (1) */
RTC->WPR = 0x53; /* (1) */
RTC->CR &=~ RTC CR ALRAE; /* (2) */
while ((RTC->ISR & RTC ISR ALRAWF) != RTC ISR ALRAWF) /* (3) */
 /* add time out here for a robust application */
RTC->ALRMAR = RTC ALRMAR MSK4 | RTC ALRMAR MSK3
            | RTC_ALRMAR_MSK2 | RTC_ALRMAR_MSK1; /* (4) */
RTC->CR = RTC CR ALRAIE | RTC CR ALRAE; /* (5) */
RTC->WPR = 0xFE; /* (6) */
RTC->WPR = 0x64; /* (6) */
```

## A.16.3 RTC WUT configuration code example

```
/* (1) Write access for RTC registers */
/* (2) Disable wake up timerto modify it */
/* (3) Wait until it is allow to modify wake up reload value */
/* (4) Modify wake upvalue reload counter to have a wake up each 1Hz */
/* (5) Enable wake up counter and wake up interrupt */
/* (6) Disable write access */
RTC->WPR = 0xCA; /* (1) */
RTC->WPR = 0x53; /* (1) */
RTC->CR &= ~RTC CR WUTE; /* (2) */
while ((RTC->ISR & RTC ISR WUTWF) != RTC ISR WUTWF) /* (3) */
  /* add time out here for a robust application */
}
RTC->WUTR = 0 \times 9 \times 0; /* (4) */
RTC->CR = RTC CR WUTE | RTC CR WUTIE; /* (5) */
RTC->WPR = 0xFE; /* (6) */
RTC->WPR = 0x64; /* (6) */
```

#### A.16.4 RTC read calendar code example

```
if((RTC->ISR & RTC_ISR_RSF) == RTC_ISR_RSF)
{
   TimeToCompute = RTC->TR; /* get time */
   DateToCompute = RTC->DR; /* need to read date also */
}
```

4

#### A.16.5 RTC calibration code example

```
/* (1) Write access for RTC registers */
/* (2) Enable init phase */
/* (3) Wait until it is allow to modify RTC register values */
/* (4) set prescaler, 40 \, \text{kHz} / 125 \implies 320 \, \text{Hz}, 320 \, \text{Hz} / 320 \implies 1 \, \text{Hz} * / 320 \, \text{Hz}
/* (5) New time in TR */
/* (6) Disable init phase */
/* (7) Wait until it's allow to modify calibartion register */
/* (8) Set calibration to around +20ppm, which is a standard value @25°C ^{\star}/
/* Note: the calibration is relevant when LSE is selected for RTC clock */
/* (9) Disable write access for RTC registers */
RTC->WPR = 0xCA; /* (1) */
RTC->WPR = 0x53; /* (1) */
RTC->ISR |= RTC ISR INIT; /* (2) */
while ((RTC->ISR & RTC ISR INITF) != RTC ISR INITF) /* (3) */
  /* add time out here for a robust application */
RTC->PRER = (124<<16) | 319; /* (4) */
RTC->TR = RTC TR PM | Time; /* (5) */
RTC->ISR &=~ RTC ISR INIT; /* (6) */
while((RTC->ISR & RTC_ISR_RECALPF) == RTC_ISR_RECALPF) /* (7) */
  /* add time out here for a robust application */
RTC->CALR = RTC CALR CALP | 482; /* (8) */
RTC->WPR = 0xFE; /* (9) */
RTC->WPR = 0x64; /* (9) */
```

#### A.16.6 RTC tamper and time stamp configuration code example

#### A.16.7 RTC tamper and time stamp code example

```
/* Check tamper and timestamp flag */
if (((RTC->ISR & (RTC_ISR_TAMP2F)) == (RTC_ISR_TAMP2F))
    && ((RTC->ISR & (RTC_ISR_TSF)) == (RTC_ISR_TSF)))
{
    RTC->ISR &= ~RTC_ISR_TAMP2F; /* clear tamper flag */
    EXTI->PR = EXTI_PR_PR19; /* clear exti line 19 flag */
    TimeToCompute = RTC->TSTR; /* get tamper time in timestamp register */
    RTC->ISR &= ~RTC_ISR_TSF; /* clear timestamp flag */
}
```

#### A.16.8 RTC clock output code example

```
/* (1) Write access for RTC registers */
/* (2) Disable alarm A to modify it */
/\star (3) Wait until it is allow to modify alarm A value \star/
/\!\!^{\star} (4) Modify alarm A mask to have an interrupt each 1Hz ^{\star}/\!\!
/* (5) Enable alarm A and alarm A interrupt,
       enable calibration output (1Hz) */
/* (6) Disable write access */
RTC->WPR = 0xCA; /* (1) */
RTC->WPR = 0x53; /* (1) */
RTC->CR &=~ RTC CR ALRAE; /* (2) */
while ((RTC->ISR & RTC ISR ALRAWF) != RTC ISR ALRAWF) /* (3) */
 /* add time out here for a robust application */
RTC->ALRMAR = RTC ALRMAR MSK4 | RTC ALRMAR MSK3
           | RTC_ALRMAR_MSK2 | RTC_ALRMAR MSK1; /* (4) */
RTC->CR = RTC_CR_ALRAIE | RTC_CR_ALRAE | RTC_CR_COE
     | RTC_CR_COSEL; /* (5) */
RTC->WPR = 0xFE; /* (6) */
RTC->WPR = 0x64; /* (6) */
```

# A.17 SPI code example

#### A.17.1 SPI master configuration code example

#### A.17.2 SPI slave configuration code example

#### A.17.3 SPI full duplex communication code example

```
if ((SPI1->SR & SPI_SR_TXE) == SPI_SR_TXE) /* Test Tx empty */
{
    /* Will inititiate 8-bit transmission if TXE */
    *(uint8_t *)&(SPI1->DR) = SPI1_DATA;
}
```

## A.17.4 SPI interrupt code example

```
if ((SPI1->SR & SPI_SR_RXNE) == SPI_SR_RXNE)
{
   SPI1_Data = (uint8_t)SPI1->DR; /* receive data, clear flag */
   /* Process */
}
```

#### A.17.5 SPI master configuration with DMA code example

## A.17.6 SPI slave configuration with DMA code example

## A.18 TSC code example

## A.18.1 TSC configuration code example

```
/* Configure TCS */
/* With a charge transfer around 2.5 us */
/* (1) Select fPGCLK = fHCLK/32,
          Set pulse high = 2xtPGCLK, Master
          Set pulse low = 2xtPGCLK
          Set Max count value = 16383 pulses
          Enable TSC */
/* (2) Disable hysteresis */
/\star (3) Enable end of acquisition IT \star/
/* (4) Sampling enabled, G2IO4 */
/* (5) Channel enabled, G2IO3 */
/* (6) Enable group, G2 */
TSC->CR = TSC CR PGPSC 2 | TSC CR PGPSC 0 | TSC CR CTPH 0 | TSC CR CTPL 0
         | TSC CR MCV 2 | TSC CR MCV 1 | TSC CR TSCE; /* (1) */
TSC->IOHCR &= (uint32_t)(~(TSC_IOHCR_G2_IO4 | TSC_IOHCR_G2_IO3)); /* (2) */
TSC->IER = TSC IER EOAIE; /* (3) */
TSC->IOSCR = TSC IOSCR G2 IO4; /* (4) */
TSC->IOCCR = TSC IOCCR G2 IO3; /* (5) */
TSC->IOGCSR |= TSC IOGCSR G2E; /* (5) */
```

## A.18.2 TSC interrupt code example

```
/* End of acquisition flag */
if ((TSC->ISR & TSC_ISR_EOAF) == TSC_ISR_EOAF)
{
   TSC->ICR = TSC_ICR_EOAIC; /* Clear flag */
   AcquisitionValue = TSC->IOGXCR[1]; /* Get G2 counter value */
}
```

## A.19 USART code example

## A.19.1 USART transmitter configuration code example

```
/* (1) Oversampling by 16, 9600 baud */
/* (2) 8 data bit, 1 start bit, 1 stop bit, no parity */
USART1->BRR = 480000 / 96; /* (1) */
USART1->CR1 = USART_CR1_TE | USART_CR1_UE; /* (2) */
```

### A.19.2 USART transmit byte code example

```
/* Start USART transmission */
USART1->TDR = stringtosend[send++]; /* Will inititiate TC if TXE is set*/
```

#### A.19.3 USART transfer complete code example

```
if ((USART1->ISR & USART_ISR_TC) == USART_ISR_TC)
{
   if (send == sizeof(stringtosend))
   {
      send=0;
      USART1->ICR |= USART_ICR_TCCF; /* Clear transfer complete flag */
   }
   else
   {
      /* clear transfer complete flag and fill TDR with a new char */
      USART1->TDR = stringtosend[send++];
   }
}
```

## A.19.4 USART receiver configuration code example

```
/* (1) oversampling by 16, 9600 baud */
/* (2) 8 data bit, 1 start bit, 1 stop bit, no parity, reception mode */
USART1->BRR = 480000 / 96; /* (1) */
USART1->CR1 = USART_CR1_RXNEIE | USART_CR1_RE | USART_CR1_UE; /* (2) */
```

#### A.19.5 USART receive byte code example

```
if ((USART1->ISR & USART_ISR_RXNE) == USART_ISR_RXNE)
{
   chartoreceive = (uint8_t) (USART1->RDR); /* Receive data, clear flag */
}
```

## A.19.6 USART LIN mode code example

#### A.19.7 USART synchronous mode code example

```
/* (1) Oversampling by 16, 9600 baud */
/* (2) Synchronous mode
       CPOL and CPHA = 0 \Rightarrow rising first edge
      Last bit clock pulse
      Most significant bit first in transmit/receive */
/* (3) 8 data bit, 1 start bit, 1 stop bit, no parity
      Transmission enabled, reception enabled */
USART1->BRR = 480000 / 96; /* (1) */
USART1->CR2 = USART CR2 MSBFIRST | USART CR2 CLKEN
           | USART CR2 LBCL; /* (2) */
USART1->CR1 = USART_CR1_TE | USART_CR1_RXNEIE
           | USART_CR1_RE | USART_CR1_UE; /* (3) */
/* Polling idle frame Transmission w/o clock */
while ((USART1->ISR & USART_ISR_TC) != USART_ISR_TC)
 /* add time out here for a robust application */
USART1->ICR |= USART_ICR_TCCF; /* Clear TC flag */
USART1->CR1 |= USART CR1 TCIE; /* Enable TC interrupt */
```

RM0091 Rev 10 989/1324

#### A.19.8 USART single-wire half-duplex code example

#### A.19.9 USART smartcard mode code example

```
/* (1) Oversampling by 16, 9600 baud */
/* (2) Clock divided by 16 = 3MHz */
/* (3) Smart card mode enable */
/* (4) 1.5 stop bits, clock enbale */
/* (5) 8-data bit plus parity, 1 start bit */
USART1->BRR = 480000 / 96; /* (1) */
USART1->GTPR = 16 >> 1; /* (2) */
USART1->CR3 = USART CR3 SCEN; /* (3) */
USART1->CR2 = USART CR2 STOP 1 | USART CR2 STOP 0
           | USART CR2 CLKEN; /* (4) */
USART1->CR1 = USART_CR1_M | USART_CR1_PCE
           | USART_CR1_TE | USART_CR1_UE; /* (5) */
/\star Polling idle frame transmission transfer complete
 (this frame is not sent) */
while ((USART1->ISR & USART_ISR_TC) != USART_ISR_TC)
  /* add time out here for a robust application */
USART1->ICR |= USART ICR TCCF; /* Clear TC flag */
USART1->CR1 |= USART CR1 TCIE; /* Enable TC interrupt */
```

## A.19.10 USART IrDA mode code example

```
/* (1) Oversampling by 16, 9600 baud */
/* (2) Divide by 24 to achieve the low power frequency */
/* (3) Enable IrDA */
/* (4) 8 data bit, 1 start bit, 1 stop bit, no parity */
USART1->BRR = 480000 / 96; /* (1) */
USART1->CR3 = USART_CR3_IREN; /* (3) */
USART1->CR3 = USART_CR3_IREN; /* (3) */
USART1->CR1 = USART_CR1_TE | USART_CR1_UE; /* (4) */
/* Polling idle frame Transmission */
while((USART1->ISR & USART_ISR_TC) != USART_ISR_TC)
{
    /* add time out here for a robust application */
}
USART1->ICR |= USART_ICR_TCCF; /* Clear TC flag */
USART1->CR1 |= USART_CR1_TCIE; /* Enable TC interrupt */
```

## A.19.11 USART DMA code example

```
/* (1) Oversampling by 16, 9600 baud */
/* (2) Enable DMA in reception and transmission */
/* (3) 8 data bit, 1 start bit, 1 stop bit, no parity, reception and transmission enabled */
USART1->BRR = 480000 / 96; /* (1) */
USART1->CR3 = USART_CR3_DMAT | USART_CR3_DMAR; /* (2) */
USART1->CR1 = USART_CR1_TE | USART_CR1_RE | USART_CR1_UE; /* (3) */
/* Polling idle frame Transmission */
while ((USART1->ISR & USART_ISR_TC) != USART_ISR_TC)
{
   /* add time out here for a robust application */
}
USART1->ICR |= USART_ICR_TCCF; /* Clear TC flag */
USART1->CR1 |= USART_CR1_TCIE; /* Enable TC interrupt */
```

## A.19.12 USART hardware flow control code example

## A.20 WWDG code example

## A.20.1 WWDG configuration code example