

# KGP-RISC PROCESSOR

### **INSTRUCTION SET ARCHITECTURE**

# Computer Organisation and Architecture Laboratory Autumn-2021

GROUP: 59

Ramtej Doma (19CS10028)

Vamshi Lavoori (19CS30026)

### **Contents:**

- 1) Architecture Diagram
- 2) Instruction Set and Format
- 3) Control Signals and Data path
- 4) Modules/Hardware Components
- 5) Testing
- 6) How to RUN

# 1. Architecture Diagram



\*\*\*Please refer Architecture.png and ALU.png for better visibility\*\*\*



# 2. Instruction Set and Format

Type 1: Register-type instructions

|                                       |              | A                                             |                   | Register     | Register     | Shift          | Function      |
|---------------------------------------|--------------|-----------------------------------------------|-------------------|--------------|--------------|----------------|---------------|
| Instruction                           | usage        | Action                                        | Opcode<br>[31:26] | 1<br>[25:21] | 2<br>[20:16] | Amount [15:10] | Code<br>[9:0] |
| Class: Arithme                        | etic         |                                               |                   |              |              |                |               |
| Addition                              | add rs,rt    | rs ← (rs)+(rt)                                | 000000            | rs           | rt           | N.A            | 0000000000    |
| Compliment                            | comp rs, rt  | rs←2'scomplement (rt)                         | 000000            | rs           | rt           | N.A            | 000000001     |
| Class: Logic                          |              |                                               |                   |              |              |                |               |
| AND                                   | and rs, rt   | rs ← (rs) & (rt)                              | 000000            | rs           | rt           | N.A            | 000000010     |
| XOR                                   | xor rs, rt   | rs ← (rs) ^ (rt)                              | 000000            | rs           | rt           | N.A            | 000000011     |
| Class: Shift                          |              |                                               |                   |              |              |                |               |
| Shift left                            | shll rs, sh  | rs ← left-shifted by sh                       | 000000            | rs           | N.A          | sh             | 000000100     |
| logical                               |              |                                               |                   |              |              |                |               |
| Shift right<br>logical                | shrl rs, sh  | rs ← right shifted by sh                      | 000000            | rs           | N.A          | sh             | 000000101     |
| Shift left<br>logical<br>variable     | shllv rs, rt | rs ← (rs) left-shifted by (rt)                | 000000            | rs           | rt           | N.A            | 000000110     |
| Shift right<br>logical<br>variable    | shrlv rs, rt | rs ← (rs) right-shifted by (rt)               | 000000            | rs           | rt           | N.A            | 00000111      |
| Shift right arithmetic                | shra rs, sh  | rs ←(rs) arithmetic right-<br>shifted by sh   | 000000            | rs           | N.A          | sh             | 000001000     |
| Shift right<br>Arithmetic<br>variable | shrav rs, sh | rs ←(rs) arithmetic right-<br>shifted by (rt) | 000000            | rs           | rt           | N.A            | 000001001     |

No of instructions of this type: 10

No of instruction can be added further: (max) 65,524, (min up to) 1014

**Type2:** Immediate-Type Instructions

| Instruction  | usage          | Action                            | Opcode 1 [25:21] |    | Register<br>2<br>[20:16] | imm<br>[15:0]   |
|--------------|----------------|-----------------------------------|------------------|----|--------------------------|-----------------|
| Class: Memor | ry             |                                   |                  |    |                          |                 |
| Load Word    | lw rt, imm(rs) | rt ← [mem[(rs) + imm]             | 000001           | rs | rt                       | Immediate value |
| Store Word   | sw rt, imm(rs) | $mem[(rs) + imm] \leftarrow (rt)$ | 000010           | rs | rt                       | Immediate value |

| Class: Arithm | Class: Arithmetic |                         |        |    |     |                 |  |  |  |  |
|---------------|-------------------|-------------------------|--------|----|-----|-----------------|--|--|--|--|
| Addition      | addi rs, imm      | rs ← (rs) + imm         | 000011 | rs | N.A | Immediate value |  |  |  |  |
| immediate     |                   |                         |        |    |     |                 |  |  |  |  |
| Compliment    | compi rs, imm     | rs ← 2'sCompliment(imm) | 000100 | rs | N.A | Immediate value |  |  |  |  |
| immediate     |                   |                         |        |    |     |                 |  |  |  |  |

No of instructions of this type: 4

No of instruction can be added further: max up to 51

Immediate value range: [-32768, 32767]

Type3: Branch\_1

| Instruction             | usage  | Action                   | Opcode<br>[31:26] | Label Address<br>[25:0] |
|-------------------------|--------|--------------------------|-------------------|-------------------------|
| Class: Branch           |        |                          |                   |                         |
| Unconditional<br>Branch | b L    | goto L                   | 000101            | L                       |
| Branch and<br>Link      | bl L   | goto L;<br>(31) ← (PC)+4 | 000110            | L                       |
| Branch on<br>Carry      | bcy L  | goto L if Carry = 1      | 000111            | L                       |
| Branch on<br>No Carry   | bncy L | goto L if Carry = 0      | 001000            | L                       |

No of instructions used of this type: 4

No of instruction can be added further: max up to 51 label address offset range: [-33554432, 33554431]

Type 4: Branch\_2

| Instruction                 | usage      | Action                  | Opcode<br>[31:26] | Register 1<br>[25:21] | Label Address<br>[20:0] |
|-----------------------------|------------|-------------------------|-------------------|-----------------------|-------------------------|
| Class: Branch               |            |                         |                   |                       |                         |
| Branch<br>register          | br rs      | goto (rs)               | 001001            | rs                    | N.A                     |
| Branch on less<br>than zero | bltz rs, L | if(rs) < 0 then goto L  | 001010            | rs                    | L                       |
| Branch on flag<br>zero      | bz rs, L   | if(rs) = 0 then goto L  | 001011            | rs                    | L                       |
| Branch on flag<br>not zero  | bnz rs, L  | if(rs) != 0 then goto L | 001100            | rs                    | L                       |

No of instructions used of this type: 4

No of instruction can be added further: max up to 51 label address offset range: [-1048576, 1048575]

Upon further modelling, no of instructions that can be further added increase at the cost of max value of L (label) address jump value

## 3. Control Signals and Data path

| Instruction | DestReg | ExtendType | MemWrite | ALUOp | MemToReg | ALUsrc | MemRead | Branch | RegWrite | Flag | GoToReg | BranchType | BrNotEq |
|-------------|---------|------------|----------|-------|----------|--------|---------|--------|----------|------|---------|------------|---------|
| add         | 0       | X          | 0        | 0000  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | X          | х       |
| comp        | 0       | x          | 0        | 0001  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | x          | x       |
| XOR         | 0       | X          | 0        | 0010  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | X          | х       |
| AND         | 0       | x          | 0        | 0011  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | x          | х       |
| shllv       | 0       | X          | 0        | 0100  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | х          | х       |
| shrlv       | 0       | X          | 0        | 0101  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | X          | х       |
| shrav       | 0       | x          | 0        | 0110  | 0        | 0      | 0       | 0      | 1        | XX   | 0       | ×          | x       |

#### Data Path:

fetch instruction
read register's data1, data2
control unit outputs the respective ALUop, control signals
input register data1, data2 to ALU
ALU performs desired operation
write ALUresult in desired register

\_\_\_\_\_\_

| Instruction | DestReg | ExtendType | MemWrite | ALUOp | MemToReg | ALUsrc | MemRead | Branch | RegWrite | Flag | GoToReg | BranchType | BrNotEq |
|-------------|---------|------------|----------|-------|----------|--------|---------|--------|----------|------|---------|------------|---------|
| shll        | 00      | xx         | 0        | 0111  | 0        | 1      | 0       | 0      | 1        | XX   | 0       | ×          | х       |
| shrl        | 00      | xx         | 0        | 1000  | 0        | 1      | 0       | 0      | 1        | XX   | 0       | ×          | х       |
| shra        | 00      | xx         | 0        | 1001  | 0        | 1      | 0       | 0      | 1        | х    | 0       | ×          | х       |

#### Data Path:

fetch instruction
read register data1
control unit outputs the respective ALUop and control signals
input shift amount to ALU
ALU performs desired shift operation
write ALUresult in desired register

------

| Instruction | DestReg | ExtendType | MemWrite | ALUOp | MemToReg | ALUsrc | MemRead | Branch | RegWrite | Flag | GoToReg | BranchType | BrNotEq |
|-------------|---------|------------|----------|-------|----------|--------|---------|--------|----------|------|---------|------------|---------|
| addi        | 00      | 00         | 0        | 0000  | 0        | 1      | 0       | 0      | 1        | XX   | 0       | х          | x       |
| compi       | 00      | 00         | 0        | 0001  | 0        | 1      | 0       | 0      | 1        | xx   | 0       | x          | x       |

### Data Path:

fetch instruction

read register data 1

control unit output the respective ALUop and control signal

input imm value to Sign Extend module

input 32bit extended value to ALUsrc mux (control signal = 1)

input register1 data and sign extended imm value (32bit) to ALU

ALU performs desired operation

write ALUresult in desired register

| Instruction | DestReg | ExtendType | MemWrite | ALUOp | MemToReg | ALUsrc | MemRead | Branch | RegWrite | Flag | GoToReg | BranchType | BrNotEq |
|-------------|---------|------------|----------|-------|----------|--------|---------|--------|----------|------|---------|------------|---------|
| sw          | XX      | 00         | 1        | 0000  | 0        | 1      | 0       | 0      | 0        | XX   | 0       | x          | x       |
| lw          | 01      | 00         | 0        | 0000  | 1        | 1      | 1       | 0      | 1        | XX   | 0       | x          | X       |

#### **Data Path:**

| sw                                               | <u>lw</u>                                    |
|--------------------------------------------------|----------------------------------------------|
| read instruction                                 | read instruction                             |
| read register data 1                             | read register data 1                         |
| control unit outputs the respective ALUop and    | control unit output the respective ALUop and |
| control signal                                   | control signal                               |
| input imm value to Sign Extend module            | input imm value to Sign Extend module        |
| input 32bit extended value to ALUsrc mux         | input 32bit extended value to ALUsrc mux     |
| (control signal =1)                              | (control signal =1)                          |
| Input register1 data and sign extended imm value | input register1 data and sign extended imm   |
| (32bit) to ALU                                   | value (32bit) to ALU                         |
| ALU performs addition                            | ALU performs addition                        |
| pass ALUresult to Data Memory module as          | ALUresult is passed to Data Memory module as |
| address                                          | address                                      |
| input register data 2 to Data Memory block as    | Data Memory output (data at memory location  |
| write data                                       | [ALUresult]) passed to MemToReg mux          |
| write input data at input address (Data Memory   | (control signal set to 1)                    |
| block)                                           | (set DestReg control signal to 01)           |
|                                                  | Write result in desired register             |
|                                                  |                                              |

......

| Instruction | DestReg | ExtendType | MemWrite | ALUOp | MemToReg | ALUsrc | MemRead | Branch | RegWrite | Flag | GotoReg | Branchtype | BrNotEq |
|-------------|---------|------------|----------|-------|----------|--------|---------|--------|----------|------|---------|------------|---------|
| b L         | xx      | 10         | 0        | xxxx  | 0        | 0      | 0       | 1      | 0        | xx   | 0       | 0          | 0       |
| bl L        | 10      | 10         | 0        | xxxx  | 0        | 0      | 0       | 1      | 0        | xx   | 0       | 0          | 0       |
| bcy L       | xx      | 10         | 0        | xxxx  | 0        | 0      | 0       | 1      | 0        | 00   | 0       | 1          | 0       |
| bncy L      | xx      | 10         | 0        | xxxx  | 0        | 0      | 0       | 1      | 0        | 00   | 0       | 1          | 1       |
| br rs       | xx      | xx         | 0        | xxxx  | 0        | 0      | 0       | 1      | 0        | xx   | 1       | 1          | 0       |
| bltz rs, L  | XX      | 01         | 0        | 1010  | 0        | 0      | 0       | 1      | 0        | 10   | 0       | 1          | 0       |
| bz rs, L    | xx      | 01         | 0        | 1011  | 0        | 0      | 0       | 1      | 0        | 01   | 0       | 1          | 0       |
| bnz rs, L   | XX      | 01         | 0        | 1011  | 0        | 0      | 0       | 1      | 0        | 01   | 0       | 1          | 1       |

### Data Path:

fetch instruction

control unit output respective control signals

input L (address) to sign extend module

input sign extended label offset to ALU ADD

ALU performs addition

input ALUresult to branch condition mux

perform Branch logic and decide next value of pc b/w label address and pc+4

next PC → output of branch condition mux

<u>Data Path:</u> Goto Register Type

fetch instruction

control unit output respective control signals

input L (label address) to Sign Extend Module

signextended address stored in register 1 is passed to GoToReg decider MUX

update PC with value of register 1

### 4. Modules:

PC: Increments the next program counter to either the jump value (L) or adds 4 to the current program counter. Works synchronously with clock.

**Instruction Memory:** Loads the instructions at the current program counter from the BROM instantiated for instructions only. 32-bit addressing is used.

**Instruction Decoder:** Segments the instruction into interpretable register addresses, sign extend values, immediate values, operation code and function code.

**Registers:** Stores 32 registers each of 32 bits. Outputs the values of registers read from instructions and writes in values of input registers on write enable signal(on posedge with certain delay).

### Register Numbering and conventions:

| Register<br>Number | Alternative<br>Name |
|--------------------|---------------------|
| 0                  | zero                |
| 1                  | \$at                |
| 2-3                | \$v0 - \$v1         |
| 4-7                | \$a0 - \$a3         |
| 8-15               | \$t0 - \$t7         |
| 16-23              | \$s0 - \$s7         |
| 24-25              | \$t8 - \$t9         |
| 26-27              | \$k0 - \$k1         |
| 28                 | \$gp                |
| 29                 | \$sp                |
| 30                 | \$s8/\$fp           |
| 31                 | \$ra                |

**Control Unit:** Depending on the operation it activates various modules/ hardware with different functionalities. Flags and controls discussed later.

**Sign Extend:** Depending on the operation, it sign-extends the segment of input data (i.e., 16-bit/21-bit/26-bit to 32-bit)

#### Sign Extend Type: 00

Immediate value (16 bits) is passed to Sign Extend module, desired extension is performed and output is given to ALUsrc mux as input to choose appropriate input data for ALU. The opcode 00 is dedicated for this type of sign extension

#### Sign Extend Type: 10

Branch jump distance (26 bits) is passed to Sign Extend Block module, desired extension is performed and output is given to PC ALU as input to choose next appropriate instruction address

The opcode 10 is dedicated for this type of sign extension

#### Sign Extend Type: 01

Branch Jump offset (21 bits) is passed to Sign Extend Block module, desired extension is performed and output is given to PC ALU as input to choose next appropriate instruction address

The opcode 01 is dedicated for this type of sign extension

**Input Decider MUX:** Decides between sign extended and register values depending on the instruction type.

Data Memory: BRAM module instantiated for data memory. 32-bit addressing is used.

Branch Logic: Depending on the type of the branch instructions, returns the jump value( direct address of the next instruction).

**ALU:** Main arithmetic and logical unit of the processor, performs operations like addition, 2's compliment, logical shift, arithmetic shift and controls carry, sign and zero flag signals

| operation                    | ALU opcode |
|------------------------------|------------|
| Addition                     | 0000       |
| Compliment                   | 0001       |
| And                          | 0010       |
| Xor                          | 0011       |
| Shift left logical           | 0111       |
| Shift right logical          | 1000       |
| Shift left logical value     | 0100       |
| Shift right logical value    | 0101       |
| Shift right arithmetic       | 1001       |
| Shift right arithmetic value | 0110       |
| Output sign flag             | 1010       |
| Output zero flag             | 1011       |

## 4. Controls/Flags:

- 1. branchType → decide b/w conditional and unconditional branching
- 2. memWrite → select line to data memory
- 3. memToReg → select b/w data memory output and ALU result to write in register
- 4. memRead → data memory read enable control
- 5. regwrite → write on register enable flag
- 6. brNotEq → control flag for branch not equal instructions
- 7. branch → branch instruction control flag
- 8. goToReg → jump to address stored in register control
- 9. flag → flag for conditional branching type
- 10. extendType → sign extend type control for three type of immediate and label address values
- 11. destReg → to decide destination register to write
- 12. ALUop → ALU operation type
- 13. ALUsrc → to decide second input for ALU

### 5. Testing:

Binary Search: 20 elements (sorted) are loaded into the data memory using Bnary\_Search\_Data.coe file

|               | 1 2 3 8 10 20 25 | Array |
|---------------|------------------|-------|
| D (0,31:0)    | 1                | Array |
| [1,31:0]      | 2                | Array |
|               | 3                | Array |
| [3,31:0]      | 8                | Array |
| [4,31:0]      | 10               | Array |
| [5,31:0]      | 20               | Array |
| <b>6,31:0</b> | 25               | Array |
| [7,31:0]      | 45               | Array |
| [8,31:0]      | 56               | Array |
| [9,31:0]      | 89               | Array |
|               | 90               | Array |
| [11,31:0]     | 100              | Array |
| [12,31:0]     | 125              | Array |
| [13,31:0]     | 145              | Array |
|               | 160              | Array |
| [15,31:0]     | 175              | Array |
|               | 180              | Array |
| [17,31:0]     | 190              | Array |
|               | 195              | Array |
| [19,31:0]     | 200              | Array |

Key = 25 is searched in the array of twenty elements and the result obtained is stored in \$v0(also referred as \$2) register (output as result in simulation)

 Name
 Value
 1,600 ns
 1,800 ns
 12,000 ns
 12,200 ns
 12,400 ns
 12,600 n



### GCD:

Greatest common divisor of two numbers a=36 and b= 156 is computed and the result is stored in Sv0 register

Values of a and b are loaded into the data memory using GCD\_Data.coe file.

Values of a, b are loaded in registers \$t0, \$t1 from data memory for computation



GCD of a(36) and (156) is stored in register \$2 (\$v0)



### **Assumptions and Other Points to be Noted:**

- Block RAMs have a peculiar issue that they have significant delay in fetching data from the RAM. Hence, we have introduced two slower clocks (w.r.t primary clock).
   These slower clocks are used to fetch and write data on Block RAM. The primary clock is used for other modules.
- 32-bit addressing is used in Block RAMs. Hence, pc is updated as pc+4 for every clock cycle.
- For better comprehensibility of simulation and working of the design, the top-level module (Processor.v) outputs the Sv0 register which stores the result of input program (GCD of two numbers, index of key in binary search)

### 6. How to RUN:

- 1) Import all the Verilog files into a new project
- 2) Load Instructions and Data Memory
  - a) Binary Search
  - initialize the Instruction Memory with BinarySearch\_Instruction.coe file initialize the Data Memory with BinarySearch\_Data.coe file b) GCD
  - initialize the Instruction Memory with GCD\_Instruction.coe file initialize the Data Memory with GCD\_Data.coe file
- 3) Make the simulation run time sufficiently large( default = 1000ns) for the result to be computed, under the simulation properties make it 3000ns Run the Processor\_tb.v (Simulate Behavioural Model) Incase there is an error, please load the .coe files properly and check whether the instruction and data are loaded properly

**Note:** No higher-level module is implemented for Instruction Memory and Data Memory. They are instantiated directly in Processor.v module. Also 32-addressing is used for both.

The Input Programs(instructions) are written in a way, so that they will self-loop after the computation of final result and the result(once computed) remains same till the end of simulation.