## Test plane:

- I use UVM hierarchy to check FIFO design
- I do virtual interface to communicate with DUT as classes do not have ports
- I made sequences that are intended to be sent to the DUT
- Sequences delivering multiple sequence items through the sequencer to the driver
- Test start the sequence, build the env and passes the virtual interface
- Env build agent, scoreboard and coverage it also connects scoreboard and coverage with agent
- Agent builds sequencer, driver and monitor it also connect sequencer with driver and monitor with agent and virtual interface for driver and monitor
- Driver drives the interface signals
- Monitor monitors the activity of the interface and translate the pin level signals into sequence items to broadcast them to scoreboard and coverage
- Coverage checks on the functional coverage of the DUT
- Scoreboard checks for the DUT outputs



```
TOTAL COVERGROUP COVERAGE: 98.43% COVERGROUP TYPES: 1
```

The coverage isn't 100% Bec. Cross coverage between wr\_en , rd\_en and full when wr is 0 or 1 and rd is 1 and full is 1 happen only at negedge of the clk

```
Assertion Coverage:
      Assertions
                                                                                       0 100.00%
Name
                                File(Line)
                                                                            Failure
                                                                                                 Pass
                                                                            Count
                                                                                                 Count
/FIFO_top/DUT/inst/ap_full
FIFO_sva.sv(4)
/FIFO_top/DUT/inst/ap_almost_full
                                                                                      0
                                FIFO_sva.sv(11)
                                                                                      0
/FIFO_top/DUT/inst/ap_empty
FIFO_sva.sv(17)
/FIFO_top/DUT/inst/ap_almost_empty
                                                                                      0
FIFO_sva.sv(23)
/FIFO_top/DUT/inst/ap_overflow
                                                                                      a
FIFO_sva.sv(29)
/FIFO_top/DUT/inst/ap_underflow
                                                                                      0
                                FIFO_sva.sv(35)
                                                                                      0
/FIFO_top/DUT/inst/ap_wr_ack
                                FIFO_sva.sv(41)
                                                                                      0
/FIFO_top/DUT/inst/assert_rst
FIFO_sva.sv(48)
                                                                                      0
Directive Coverage:
                                                                                       0 100.00%
      Directives
DIRECTIVE COVERAGE:
                                                               Design Design Lang File(Line)
                                                                                                                        Hits Status
                                                               Unit UnitType
                                                              FIFO_sva Verilog SVA FIFO_sva.sv(6) 122676 Covered FIFO_sva Verilog SVA FIFO_sva.sv(13) 27540 Covered FIFO_sva Verilog SVA FIFO_sva.sv(19) 105192 Covered FIFO_sva Verilog SVA FIFO_sva.sv(25) 102566 Covered FIFO_sva Verilog SVA FIFO_sva.sv(31) 108499 Covered FIFO_sva Verilog SVA FIFO_sva.sv(37) 98864 Covered FIFO_sva Verilog SVA FIFO_sva.sv(43) 133514 Covered
/FIFO_top/DUT/inst/cp_full
/FIFO_top/DUT/inst/cp_almost_full
/FIFO_top/DUT/inst/cp_empty
/FIFO_top/DUT/inst/cp_almost_empty
/FIFO top/DUT/inst/cp overflow /FIFO top/DUT/inst/cp underflow
/FIFO top/DUT/inst/cp wr ack
```

## Before correcting the errors:





## The errors was Bec. Of

- Almost full signal was implemented logically in correct
- Underflow signal was combinational and the spec want it sequential output
- The data out when reset asserted doesn't take zero
- The count signal not handle all its case

## After correcting the errors:







| feature                                                             | assertion                                                                                                       |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| When counter=fifo depth, full=1                                     | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) DUT.count===fifo_if.FIFO_DEPTH  -> fifo_if.full);           |
| When counter=fifo depth-1 ,almost full=1                            | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) DUT.count===(fifo_if.FIFO_DEPTH-1)  -> fifo_if.almostfull); |
| When counter=0, empty signal=1                                      | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) DUT.count===0  -> fifo_if.empty);                           |
| When counter=1, almost empty=1                                      | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) DUT.count===1  -> fifo_if.almostempty);                     |
| When full=1 and write enable =1, overflow=1                         | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) fifo_if.full&&fifo_if.wr_en  => fifo_if.overflow);          |
| When empty=1 and read enable=1, underflow=1                         | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) fifo_if.empty&&fifo_if.rd_en  => fifo_if.underflow);        |
| When write pointer value increased by one, wr_ack=1                 | (@(posedge fifo_if.clk) disable iff(!fifo_if.rst_n) DUT.wr_ptr===\$past(DUT.wr_ptr)+1  -> fifo_if.wr_ack);      |
| When reset asserted then counter, write pointer and read pointer =0 | assert_rst: assert final(DUT.count===0 &&<br>DUT.wr_ptr===0 && DUT.rd_ptr===0 );                                |