To validate the program, we created test cases that cover different cache sizes and different number of ways. Addresses were created to test each scenario. The results were calculated. The cache was simulated comprehensively in test case 1 at each step. The calculated results were compared to the output results of the program to validate its performance.

#### **Test Case 1:**

Cache Size: 64 bytes

Cache Line size: 8 bytes

No. ways: 1

Number of lines = cache size / cache line size = 8 lines

Index bits = log2(number of lines) = 3 bits

Offset bits = log2(cache line size) = 3 bits

#### The cache in the beginning:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 0     | -   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |
| 4     | 0     | -   |
| 5     | 0     | -   |
| 6     | 0     | -   |
| 7     | 0     | -   |

Table (1)

### Addresses:

1)

| Address | Index | Tag | Hit/Miss | Replace |
|---------|-------|-----|----------|---------|
| 0       | 0     | 0   | M        | N       |

The cache after accessing the address:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 1     | 0   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |

| 4 | 0 | - |
|---|---|---|
| 5 | 0 | - |
| 6 | 0 | - |
| 7 | 0 | - |

Table (2)

2)

| Address | Index | Tag | Hit/Miss | Replace |
|---------|-------|-----|----------|---------|
| 128     | 0     | 2   | M        | Y       |

The cache after accessing the address:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 1     | 2   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |
| 4     | 0     | -   |
| 5     | 0     | -   |
| 6     | 0     | -   |
| 7     | 0     | -   |

Table (3)

3)

| Address | Index | Tag | Hit/Miss | Replace |
|---------|-------|-----|----------|---------|
| 184     | 7     | 2   | M        | N       |

The cache after accessing the address:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 1     | 2   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |
| 4     | 0     | -   |
| 5     | 0     | -   |

| 6 | 0 | - |
|---|---|---|
| 7 | 1 | 2 |

Table (4)

4)

| Address | Index | Tag | Hit/Miss | Replace |
|---------|-------|-----|----------|---------|
| 104     | 5     | 1   | M        | N       |

The cache after accessing the address:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 1     | 2   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |
| 4     | 0     | -   |
| 5     | 1     | 1   |
| 6     | 0     | -   |
| 7     | 1     | 2   |

Table (5)

5)

| Address | Index | Tag | Hit/Miss | Replace |
|---------|-------|-----|----------|---------|
| 296     | 5     | 4   | M        | Y       |

The cache after accessing the address:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 1     | 2   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |
| 4     | 0     | -   |
| 5     | 1     | 4   |
| 6     | 0     | -   |
| 7     | 1     | 2   |

# Table (6)

6)

| Address | Index | Tag | Hit/Miss | Replace |
|---------|-------|-----|----------|---------|
| 187     | 7     | 2   | Н        | N       |

The cache after accessing the address:

| Index | Valid | Tag |
|-------|-------|-----|
| 0     | 1     | 2   |
| 1     | 0     | -   |
| 2     | 0     | -   |
| 3     | 0     | -   |
| 4     | 0     | -   |
| 5     | 1     | 4   |
| 6     | 0     | -   |
| 7     | 1     | 2   |

Table (7)

Hit Ratio = 1/6 = 16.67%

#### Results of the program:

```
III "E:\College\Sophomore\Summer\Assembly\project\project 2\cache.exe"
Cache Simulator
Enter the adresses: 0 128 184 104 296 187
0x00000000 (Miss)
Randomly replace tag 0 with 2
0x00000008 (Miss)
0x00000008 (Miss)
0x00000068 (Miss)
Randomly replace tag 1 with 4
0x00000128 (Miss)
0x0000000bb (Hit)
The cache
index 0: v: 1 tag: 2
           1: v: 0 tag: 0
index
index
           2: v: 0 tag: 0
           3: v: 0 tag: 0
4: v: 0 tag: 0
index
index
           5: v: 1 tag: 4
index
index
           6: v: 0 tag: 0
index 7: v: 1 tag: 2
Hit ratio = 16.6667 %
Miss ratio = 83.3333 %
                       Pic (1)
```

The results in Pic (1) show that all the addresses had the correct HIT/MISS result, and the end cache matched the expected one. This validates the program for this test case.

#### **Test Case 2:**

Cache Size: 64 bytes

Cache Line size: 8 bytes

No. ways: 2

Number of lines = cache size / cache line size = 8 lines

Index bits = log2(number of lines) = 3 bits

Offset bits = log2(cache line size) = 3 bits

## The cache in the beginning:

| Index (set) | Block 0 |     | Block 1 |     |  |
|-------------|---------|-----|---------|-----|--|
|             | Valid   | Tag | Valid   | Tag |  |
| 0           | 0       | -   | 0       | -   |  |
| 1           | 0       | -   | 0       | -   |  |
| 2           | 0       | -   | 0       | -   |  |
| 3           | 0       | -   | 0       | -   |  |
| 4           | 0       | -   | 0       | -   |  |
| 5           | 0       | -   | 0       | -   |  |
| 6           | 0       | -   | 0       | -   |  |
| 7           | 0       | -   | 0       | -   |  |

Table (8)

Using the same logic as in above but replacing the saved address only when all the blocks in a set (specific index) are filled with different addresses.

| Address | Index | Tag | Hit/Miss       | Replace    |
|---------|-------|-----|----------------|------------|
| 0       | 0     | 0   | M              | N          |
| 128     | 0     | 2   | M              | N          |
| 184     | 7     | 2   | M              | N          |
| 104     | 5     | 1   | M              | N          |
| 296     | 5     | 4   | M              | N          |
| 187     | 7     | 2   | Н              | N          |
| 109     | 5     | 1   | Н              | N          |
| 67      | 0     | 1   | M              | Y (Random) |
| 259     | 0     | 4   | M              | Y (Random) |
|         |       |     | M/H (According |            |
| 1       | 0     | 0   | to random      | Y/N        |
|         |       |     | replacement)   |            |

Table (9)

Hit Ratio = 3/10 = 0.3 = 30%  $\rightarrow$  if tag 0 was not replaced

Hit Ratio = 2/10 = 1/5 = 0.2 = 20%  $\rightarrow$  if tag 0 was replaced

Due to Random Replacement happened in index 0, we are sure that 4 is present in one way and either 0, 1, or 2 in the other:

| Index (set) | Block 1 |     | Block 2 |       |  |
|-------------|---------|-----|---------|-------|--|
|             | Valid   | Tag | Valid   | Tag   |  |
| 0           | 1       | 4   | 1       | 0/1/2 |  |
| 1           | 0       | -   | 0       | -     |  |
| 2           | 0       | -   | 0       | -     |  |
| 3           | 0       | -   | 0       | -     |  |
| 4           | 0       | -   | 0       | -     |  |
| 5           | 1       | 1   | 1       | 4     |  |
| 6           | 0       | -   | 0       | -     |  |
| 7           | 1       | 2   | 0       | -     |  |

Table (10)

The result of the program:

```
"E:\College\Sophomore\Summer\Assembly\project\project 2\cache.exe"
Cache Simulator
Enter the adresses: 0 128 184 104 296 187 109 67 259 1
0x000000000 (Miss)
0x000000080 (Miss)
0x000000b8 (Miss)
0x00000068 (Miss)
0x00000128 (Miss)
0x000000bb (Hit)
0x0000006d (Hit)
Randomly replace tag 2 with 1
0x00000043 (Miss)
Randomly replace tag 1 with 4
0x00000103 (Miss)
0x00000001 (Hit)
The cache
index
         0: v: 1 tag: 0 , v: 1 tag: 4
index 1: v: 0 tag: 0 , v: 0 tag: 0 index 2: v: 0 tag: 0 , v: 0 tag: 0 index 3: v: 0 tag: 0 , v: 0 tag: 0 index 4: v: 0 tag: 0 , v: 0 tag: 0 index 5: v: 1 tag: 1 , v: 1 tag: 4 index 6: v: 0 tag: 0 , v: 0 tag: 0 index 7: v: 1 tag: 0
, v: 0 tag: 0
Hit ratio = 30 %
Miss ratio = 70 %
                                Pic (2)
```

The results in Pic (2) show that all the addresses had the correct HIT/MISS result, and the end cache matched the expected one. This validates the program for this test case.

#### **Test Case 3:**

1-way set associative cache.

Cache line size: 8 bytes (2 words)

Cache size: 128 bytes

Number of ways: 1

Memory address is 16 bits

Number of lines = cache size / cache line size = 128 / 8 = 16 line

Offset bits =  $log_2(cache line size) = log_2(8) = 3 bits$ 

Index bits =  $log_2(number of lines) = log_2(16) = 4 bits$ 

Tag bits = physical Address – (Index Bits + offset Bits) = 16 - (3+4) = 16 - 7 = 9 bits

Byte Address:

| 16  | 6     | 2      | 0 |
|-----|-------|--------|---|
| Tag | Index | Offset |   |

| Byte Address | Byte Address in Binary                       | Address Index | Address Tag | Hit/ Miss | Replace |
|--------------|----------------------------------------------|---------------|-------------|-----------|---------|
| 0            | <mark>000000000</mark> 0000                  | 0000          | 00000000    | М         | N       |
| 4            | <mark>000000000</mark> 0000                  | 0000          | 00000000    | Н         | N       |
| 6            | <mark>000000000</mark> 0000 <mark>110</mark> | 0000          | 00000000    | Н         | N       |
| 7            | 00000000 <mark>0000</mark> 111               | 0000          | 00000000    | Н         | N       |
| 15           | 000000000 <mark>0001</mark> 111              | 0001          | 00000000    | М         | N       |
| 3            | <mark>000000000</mark> 0000                  | 0000          | 00000000    | Н         | N       |
| 128          | <mark>000000001</mark> 0000                  | 0000          | 00000001    | М         | Υ       |
| 2            | <mark>000000000</mark> 0000                  | 0000          | 00000000    | М         | Υ       |
| 130          | <mark>000000001</mark> 0000010               | 0000          | 00000001    | М         | Υ       |
| 40           | <mark>000000000</mark> 0101                  | 0101          | 00000000    | М         | N       |
| 21           | 00000000 <mark>0010</mark> 101               | 0010          | 00000000    | М         | N       |
| 3            | 00000000 <mark>0000</mark> 011               | 0000          | 00000000    | М         | Υ       |
| 0            | <mark>000000000</mark> 0000                  | 0000          | 00000000    | Н         | N       |
| 15           | 00000000 <mark>0001</mark> 111               | 0001          | 00000000    | Н         | N       |
| 9            | 00000000 <mark>0001</mark> 001               | 0001          | 00000000    | Н         | N       |
| 17           | 00000000 <mark>0010</mark> 001               | 0010          | 00000000    | Н         | N       |

Table (11)

Hit ratio =  $\frac{8}{16} * 100 \% = 50\%$ 

```
index 0: v: 1 tag: 0
Microsoft Visual Studio Debug Console
Cache Simulator
                                                index 1: v: 1 tag: 0
0x000000000 (Miss)
                                                index 2: v: 1 tag: 0
                                                index 3: v: 0 tag: 0
0x000000004 (Hit)
0x000000006 (Hit)
                                                index 4: v: 0 tag: 0
                                                index 5: v: 1 tag: 0
0x000000007 (Hit)
                                                index 6: v: 0 tag: 0
0x00000000f (Miss)
                                                index 7: v: 0 tag: 0
0x000000003 (Hit)
                                                index 8: v: 0 tag: 0
0x000000080 (Miss)
                                                index 9: v: 0 tag: 0
0x000000002 (Miss)
                                                index a: v: 0 tag: 0
0x000000082 (Miss)
                                                index b: v: 0 tag: 0
0x000000028 (Miss)
                                                index c: v: 0 tag: 0
0x00000015 (Miss)
                                                index d: v: 0 tag: 0
0x000000003 (Miss)
                                                index e: v: 0 tag: 0
0x000000000 (Hit)
                                                index f: v: 0 tag: 0
                                                Hit ratio = 50 %
0x00000000f (Hit)
                                                Miss ratio = 50 %
0x000000009 (Hit)
0x00000011 (Hit)
                                                                      Pic (4)
                 Pic (3)
```

The results in Pic (3) and Pic (4) show that all the addresses had the correct HIT/MISS result, and the end cache matched the expected one. This validates the program for this test case.

#### **Test Case 4:**

2-way set associative cache.

Cache line size: 8 bytes (2 words)

Cache size: 128 bytes

Memory address is 16 bits

Number of ways: 2

Number of lines = cache size / cache line size = 128 / 8 = 16 line

Offset bits = log2(cache line size) = log2(8) = 3 bits

Index bits = log2(number of lines) = log2(16) = 4 bits

Tag bits = physical Address – (Index Bits + offset Bits) = 16 - (3+4) = 16 - 7 = 9 bits

Byte Address:

| 15  | 6     | 2 0    |
|-----|-------|--------|
| Tag | Index | Offset |

| Byte Address | Byte Address in Binary                             | Address Index | Address Tag | Position in set | Hit/ Miss | Replace |
|--------------|----------------------------------------------------|---------------|-------------|-----------------|-----------|---------|
| 0            | <mark>000000000</mark> 0000                        | 0000          | 00000000    | 0               | М         | N       |
| 4            | <mark>000000000</mark> 0000                        | 0000          | 00000000    | 0               | Н         | N       |
| 6            | <mark>000000000</mark> 0000                        | 0000          | 00000000    | 0               | Н         | N       |
| 7            | <mark>000000000</mark> 0000 <mark>111</mark>       | 0000          | 00000000    | 0               | Н         | N       |
| 15           | 000000000 <mark>0001</mark> 111                    | 0001          | 00000000    | 0               | М         | N       |
| 3            | <mark>000000000</mark> 0000                        | 0000          | 00000000    | 0               | Н         | N       |
| 128          | <mark>000000001</mark> 0000000                     | 0000          | 00000001    | 1               | М         | N       |
| 2            | <mark>000000000</mark> 0000                        | 0000          | 00000000    | 0               | Н         | N       |
| 130          | <mark>000000001</mark> 0000010                     | 0000          | 00000001    | 1               | Н         | N       |
| 40           | <mark>000000000</mark> 0101                        | 0101          | 00000000    | 0               | М         | N       |
| 21           | <mark>000000000</mark> 0010101                     | 0010          | 00000000    | 0               | М         | N       |
| 3            | <mark>000000000</mark> 0000                        | 0000          | 000000000   | 0               | Н         | N       |
| 0            | <mark>000000000</mark> 0000                        | 0000          | 00000000    | 0               | Н         | N       |
| 15           | <mark>0000000000</mark> 0001                       | 0001          | 000000000   | 0               | Н         | N       |
| 9            | <mark>000000000</mark> 0001                        | 0001          | 00000000    | 0               | Н         | N       |
| 17           | <mark>0000000000000000000000000000000000000</mark> | 0010          | 000000000   | 0               | Н         | N       |

Table (12)

Hit ratio =  $\frac{11}{16} * 100 \% = 68.75\%$ 

```
Microsoft Visual Studio Debug Console
 ache Simulato
                                    index 0: v: 1 tag: 0
                                                                  v: 1 tag: 1
 00000000 (Miss)
                                    index 1: v: 1 tag: 0
                                                                  v: 0 tag: 0
                                    index 2: v: 1 tag: 0
                                                                  v: 0 tag: 0
 :000000004 (Hit)
                                    index 3: v: 0 tag: 0
                                                                  v: 0 tag: 0
 x000000006 (Hit)
                                    index 4: v: 0 tag: 0
                                                                  v: 0 tag: 0
 00000007 (Hit)
                                                                  v: 0 tag: 0
                                    index 5: v: 1 tag: 0
 0000000f (Miss)
                                    index 6: v: 0 tag: 0
                                                                  v: 0 tag: 0
 00000003 (Hit)
                                    index 7: v: 0 tag: 0
                                                                  v: 0 tag: 0
                                    index 8: v: 0 tag: 0
                                                                  v: 0 tag: 0
 000000002 (Hit)
                                    index 9: v: 0 tag: 0
.30
0x000000082 (Hit)
                                                                  v: 0 tag: 0
                                    index a: v: 0 tag: 0
                                                                  v: 0 tag:
 00000028 (Miss)
                                    index b: v: 0 tag: 0
                                                                  v: 0 tag: 0
 .
(00000015 (Miss)
                                    index c: v: 0 tag: 0
                                                                  v: 0 tag: 0
 x00000003 (Hit)
                                    index d: v: 0 tag: 0
                                                                  v: 0 tag: 0
                                    index e: v: 0 tag: 0
                                                                  v: 0 tag: 0
 00000000 (Hit)
                                    index f: v: 0 tag: 0
                                                                  v: 0 tag: 0
 x00000000f (Hit)
                                    Hit ratio = 68.75 %
 00000009 (Hit)
                                    Miss ratio = 31.25 %
          Pic (5)
                                                          Pic (6)
```

The results in Pic (5) and Pic (6) show that all the addresses had the correct HIT/MISS result, and the end cache matched the expected one. This validates the program for this test case.

#### **Test Case 5:**

4-way set associative cache.

Cache line size: 1 byte

Cache size: 32 bytes

Memory address is 16 bits

Number of ways: 4

Number of lines = cache size / cache line size = 32/1 = 32 line

Offset bits = log2(cache line size) = log2(1) = 0 bits

Index bits = log2(number of lines) = log2(32) = 5 bits

Tag bits = physical Address – (Index Bits + offset Bits) = 16 - (0+5) = 16 - 5 = 11 bits

Byte Address:



| Byte Address | Byte Address in Binary         | Address Index | Address Tag | Position | Hit/ Miss | Replace |
|--------------|--------------------------------|---------------|-------------|----------|-----------|---------|
|              |                                |               |             | in set   |           |         |
| 0            | 0000000000 <mark>00000</mark>  | 00000         | 000000000   | 0        | М         | N       |
| 4            | 00000000000 <mark>00100</mark> | 00100         | 000000000   | 0        | М         | N       |
| 32           | 00000000001 <mark>00000</mark> | 00000         | 00000001    | 1        | М         | N       |
| 7            | 00000000000 <mark>00111</mark> | 00111         | 000000000   | 0        | М         | N       |
| 64           | 0000000010 <mark>00000</mark>  | 00000         | 00000010    | 2        | М         | N       |
| 3            | 00000000000 <mark>00011</mark> | 00011         | 000000000   | 0        | М         | N       |
| 128          | 0000000100 <mark>00000</mark>  | 00000         | 00000100    | 3        | М         | N       |
| 2            | 00000000000 <mark>00010</mark> | 00010         | 000000000   | 0        | М         | N       |
| 130          | 0000000100 <mark>00010</mark>  | 00010         | 00000100    | 1        | М         | N       |
| 64           | 0000000010 <mark>00000</mark>  | 00000         | 00000010    | 2        | Н         | N       |
| 21           | 00000000000 <mark>10101</mark> | 10101         | 000000000   | 0        | М         | N       |
| 3            | 00000000000 <mark>00011</mark> | 00011         | 000000000   | 0        | Н         | N       |
| 0            | 0000000000 <mark>00000</mark>  | 00000         | 000000000   | 0        | Н         | N       |
| 32           | 00000000001 <mark>00000</mark> | 00000         | 00000001    | 1        | Н         | N       |
| 66           | 00000000010 <mark>00010</mark> | 00010         | 00000010    | 2        | М         | N       |
| 67           | 00000000010 <mark>00011</mark> | 00011         | 00000010    | 1        | М         | N       |

Hit ratio = 
$$\frac{4}{16} * 100 \% = 25\%$$

```
00000000 (Miss)
 x00000004 (Miss)
 000000020 (Miss)
 x00000040 (Miss)
0x000000003 (Miss)
128
0x000000080 (Miss)
 x000000002 (Miss)
0x000000082 (Miss)
0x000000040 (Hit)
0x000000015 (Miss)
 x00000003 (Hit)
 x00000000 (Hit)
 x000000020 (Hit)
0x000000042 (Miss)
                                                                          Pic (8)
          Pic (7)
```

The results in Pic (7) and Pic (8) show that all the addresses had the correct HIT/MISS result, and the end cache matched the expected one. This validates the program for this test case.