

## Birzeit University

Faculty of Engineering & Technology

Department of Electrical & Computer Engineering

ENCS4370 || Computer Architecture

## **Multicycle RISC Processor in Verilog**

Prepared by:

Haneen Odeh 1210716 Rana Musa 1210007 Mays Ajaleen 1211242

Instructor:

Dr. Aziz Qaroush

June.2024

## **Abstract**

This report presents the design, implementation, and testing of a 16-bit multicycle RISC processor in Verilog HDL. Supporting R-type, I-type, J-type, and S-type instructions, it features 8 registers and separate instruction and data memories. The multicycle Datapath includes fetch, decode, execute, memory access, and write-back stages. Key components are the ALU, register file, control unit, and multiplexers. The state machine-based control unit ensures precise signal generation. Testing confirms the processor's functionality and integration, demonstrating the efficiency of the design.

## Contents

| Abstract                        |
|---------------------------------|
| Introduction 1                  |
| 1.1 Theory                      |
| 1.2 Instruction Format          |
| 1.2.1 R-Type ( Register Type )  |
| 1.2.2 I-Type ( Immediate Type ) |
| 1.2.3 J-Type ( Jump Type )      |
| 1.2.4 S-Type ( Store Type )     |
| 1.3 Instruction Sets            |
| Components                      |
| 2.1 Memory                      |
| 2.1.1 Instruction Memory        |
| 2.1.1 Data Memory5              |
| 2.2 Register File 6             |
| 2.3 Arithmetic Logic Unit (ALU) |
| 2.4 Program counter (PC)        |
| 2.5 Extender                    |
| 2.6 Control Unit                |
| 2.7 Clock Organiser             |
| 2.8 Multiplexer                 |
| 2.8.1 Multiplexer 2to1          |
| 2.8.2 Multiplexer 4to1          |
| 2.8.3 Multiplexer 3to1          |
| 2.9 Concatenation               |
| 2.10 Adder                      |
| Design and Implementation       |
| 3.1. Full Data Path             |
| 3.2. System's Control Signals   |
| 3.2.1. Signals Outputs Meanings |
| 3.2.2. Main Control Unit        |
| 3.2.3. ALU Control Unit         |
| 3.2.4. PC Control Unit          |
| 3.3 State Machine Diagram       |
| Testing and Validation          |

|   | Overview                        | . 20 |
|---|---------------------------------|------|
|   | 4.1 Instruction Memory          | . 20 |
|   | 4.2 Data Memory                 | . 21 |
|   | 4.3 Register File               | . 22 |
|   | 4.4 Arithmetic Logic Unit (ALU) | . 23 |
|   | 4.5 Control Unit                | . 24 |
|   | 4.6 Clock Organizer             | . 27 |
|   | 4.7 Program Counter (PC)        | . 29 |
|   | 4.8 Multiplexer 4x1             | . 30 |
|   | 4.9 Multiplexer 2x1             | . 30 |
|   | 4.10 Adder                      | . 31 |
|   | 4.11 Concatenation              | . 31 |
|   | 4.12 Complete Processor         | . 32 |
| T | eamwork                         | . 37 |
| C | onclusion                       | . 38 |

# Table of Figures

| Figure 1: R-Type Instruction Format        | 2  |
|--------------------------------------------|----|
| Figure 2: I-Type Instruction Format        | 2  |
| Figure 3: J-Type instruction Format        |    |
| Figure 4: J-Type ret- Format               |    |
| Figure 5:S-Type Format                     | 3  |
| Figure 6: Instruction Memory Component     | 4  |
| Figure 7:Data Memory Component             | 5  |
| Figure 8: Register File Component          | 6  |
| Figure 9: ALU Component                    | 7  |
| Figure 10: PC Component                    | 8  |
| Figure 11: Ext Component                   | 8  |
| Figure 12:Multicycle Datapath Architecture | 9  |
| Figure 13: clk organizer Component         | 10 |
| Figure 14:Mux2to1 Component                | 10 |
| Figure 15:Mux4to1 Component                | 11 |
| Figure 16:Mux3to1 Component                | 11 |
| Figure 17:Concatenation Component          | 12 |
| Figure 18:Adder Component                  |    |
| Figure 19: Two Input Adder Component       | 12 |
| Figure 20:Full Datapath Diagram            | 13 |
| Figure 21: State Machine Diagram           | 19 |
| Figure 22: Instruction Memory Testbench    | 21 |
| Figure 23: Data Memory Testbench           | 22 |
| Figure 24: Register File Testbench         | 23 |
| Figure 25: ALU Testbench                   | 24 |
| Figure 26: Control Unit Testbench          | 27 |
| Figure 27: Clock Organizer Testbench       | 29 |
| Figure 28: PC Testbench                    | 29 |
| Figure 29: Mux2x1 Testbench                | 30 |
| Figure 30: Two Input Adder Testbench       | 31 |
| Figure 31: Concatenation Testbench         | 31 |
| Figure 32: data path code snippets         | 33 |

## List of Tables

| Table 1: Instructions Table                | 4 |
|--------------------------------------------|---|
| Table 2:Description of Signals and Effects |   |
| Table 3: Main Control Unit Signals         |   |
| Table 4: Main Control Unit Signals Cont.   |   |
| Table 5:Opcode and AluOp                   |   |
| Table 6: PC Control Unit Signals           |   |
| Table 7: State Machine Table               |   |

### Introduction

### 1.1 Theory

This project focuses on designing and testing a simple multicycle RISC processor using Verilog HDL. The processor features a 16-bit instruction and word size, ensuring compact and efficient instruction encoding and execution. The architecture includes 8 general-purpose 16-bit registers (R0 to R7), with R0 hardwired to zero to discard any write attempts. Additionally, a 16-bit program counter (PC) is used as a special-purpose register.

The processor supports four instruction types: R-type, I-type, J-type, and S-type, allowing a variety of operations from arithmetic to control flow. It has separate data and instruction memories, enhancing parallelism and efficiency during instruction fetch and data access cycles. Both memories are byte-addressable, enabling flexible data manipulation at the byte level, and use little endian byte ordering, where the least significant byte is stored at the lowest memory address.

The ALU generates the necessary signals to determine the condition branch outcome (taken/not taken), facilitating effective control flow management. The multicycle Datapath design breaks down each instruction into multiple cycles, enabling more complex and efficient instruction execution phases.

The project's aim is to develop a functional and efficient processor design, leveraging Verilog HDL for precise and modular hardware description and testing. Central to the processor's architecture is its multicycle Datapath, which consists of five stages: Instruction Fetch, Instruction Decode, Execution, Memory Access, and Write Back. Each stage is essential for systematic and efficient instruction processing.

A critical component of this project is developing a control unit using a state machine approach. This control unit is vital for managing the Datapath and generating control signals based on the instruction type and the Datapath's current state.

This project offers practical experience in processor design and provides an in-depth understanding of instruction set architecture and multicycle processor design. It combines theoretical knowledge with hands-on application, aiming to master the complexities of designing a multicycle RISC processor using Verilog HDL.

### 1.2 Instruction Format

The processor's Instruction Set Architecture (ISA) includes four distinct instruction formats: R-type, I-type, J-type, and S-type, each with its own unique structure.

#### 1.2.1 R-Type (Register Type)

- Opcode (4-bits)
- Rd (3-bits): Destination register
- Rs1 (3-bits): First Source register
- Rs2 (3-bits): Second Source register
- Unused (3-bits)



Figure 1: R-Type Instruction Format

### 1.2.2 I-Type (Immediate Type)

- Opcode (4-bits)
- Mode (1-bit):
  - o For Load:
    - 1 : LBs load byte with sign extension
    - 0: LBu load byte with zero extension
  - o For Branch:
    - 0 : compared Rd with Rs1
    - 1 : compared Rd with R0
- Rd (3bits): Destination register
- Rs1 (3-bits): First Source register
- Immediate (5 -bits)



### 1.2.3 J-Type (Jump Type)

- Opcode (4-bits)
- Jump Offset (12-bits)
  - o For JMP and Call instructions



Figure 3: J-Type instruction Format

o For RET instruction [return]



Figure 4: J-Type ret- Format

### 1.2.4 S-Type (Store Type)

- Opcode (4-bits)
- Rs (3-bits): Source register
- Immediate (9 -bits)



Figure 5:S-Type Format

### 1.3 Instruction Sets

The processor's instruction set is integral to its functionality, encompassing various categories designed to address specific computational needs. R-Type instructions handle arithmetic and logical operations, I-Type instructions manage operations involving immediate values, J-Type instructions facilitate unconditional branching, and S-Type instructions support a single operation for memory storage.

Each instruction type enhances the processor's operational versatility, ensuring efficient handling of a broad range of tasks. The table below details the processor's diverse instructions, demonstrating its capability to execute complex functions effectively.

| NO. | Instruction | Meaning                                                                           | Opcode<br>Value | M |  |  |  |  |  |  |
|-----|-------------|-----------------------------------------------------------------------------------|-----------------|---|--|--|--|--|--|--|
|     | R-Type      |                                                                                   |                 |   |  |  |  |  |  |  |
| 1   | AND         | Reg(Rd) = Reg(Rs1) & Reg(Rs2)                                                     | 0000            | - |  |  |  |  |  |  |
| 2   | ADD         | Reg(Rd) = Reg(Rs1) + Reg(Rs2)                                                     | 0001            | - |  |  |  |  |  |  |
| 3   | SUB         | Reg(Rd) = Reg(Rs1) - Reg(Rs2)                                                     | 0010            | - |  |  |  |  |  |  |
|     |             | I-Type                                                                            |                 |   |  |  |  |  |  |  |
| 4   | ADDI        | Reg(Rd) = Reg(Rs1) + Imm                                                          | 0011            | - |  |  |  |  |  |  |
| 5   | ANDI        | Reg(Rd) = Reg(Rs1) & Imm                                                          | 0100            | - |  |  |  |  |  |  |
| 6   | LW          | Reg(Rd) = Mem(Reg(Rs1) + Imm)                                                     | 0101            | - |  |  |  |  |  |  |
| 7   | LBu         |                                                                                   |                 |   |  |  |  |  |  |  |
| 8   | LBs         | Reg(Rd) = Mem(Reg(Rs1) + Imm)                                                     | 0110            | 1 |  |  |  |  |  |  |
| 9   | SW          | Mem(Reg(Rs1) + Imm) = Reg(Rd)                                                     | 0111            | - |  |  |  |  |  |  |
| 10  | BGT         | if (Reg(Rd) > Reg(Rs1))<br>Next PC = PC + sign_extended (Imm)<br>else PC = PC + 2 | 1000            | 0 |  |  |  |  |  |  |
| 11  | BGTZ        | if (Reg(Rd) > Reg(0))<br>Next PC = PC + sign_extended (Imm)<br>else PC = PC + 2   | 1000            | 1 |  |  |  |  |  |  |
| 12  | BLT         | if (Reg(Rd) < Reg(Rs1))<br>Next PC = PC + sign_extended (Imm)<br>else PC = PC + 2 | 1001            | 0 |  |  |  |  |  |  |
| 13  | BLTZ        | if $(Reg(Rd) \le Reg(R0))$<br>Next $PC = PC + sign_extended (Imm)$                | 1001            | 1 |  |  |  |  |  |  |

|     |        | else $PC = PC + 2$                                                 |      |   |  |  |  |  |  |
|-----|--------|--------------------------------------------------------------------|------|---|--|--|--|--|--|
| 14  | BEQ    | if $(Reg(Rd) == Reg(Rs1))$<br>Next $PC = PC + sign extended (Imm)$ | 1010 | 0 |  |  |  |  |  |
| 1 ' | BLQ    | else $PC = PC + 2$                                                 | 1010 |   |  |  |  |  |  |
|     |        | if (Reg(Rd) == Reg(R0))                                            |      |   |  |  |  |  |  |
| 15  | BEQZ   | $Next PC = PC + sign\_extended (Imm)$                              | 1010 | 1 |  |  |  |  |  |
|     |        | else $PC = PC + 2$                                                 |      |   |  |  |  |  |  |
|     |        | if(Reg(Rd) != Reg(Rs1))                                            |      |   |  |  |  |  |  |
| 16  | BNE    | $Next PC = PC + sign\_extended (Imm)$                              | 1011 | 0 |  |  |  |  |  |
|     |        | else $PC = PC + 2$                                                 |      |   |  |  |  |  |  |
|     | BNEZ   | if(Reg(Rd) != Reg(Rs1))                                            |      |   |  |  |  |  |  |
| 17  |        | $Next PC = PC + sign\_extended (Imm)$                              | 1011 | 1 |  |  |  |  |  |
|     |        | else $PC = PC + 2$                                                 |      |   |  |  |  |  |  |
|     |        | J-Type                                                             |      |   |  |  |  |  |  |
| 18  | JMP    | Next $PC = \{PC[15:10], Immediate\}$                               | 1100 | - |  |  |  |  |  |
| 19  | 9 CALL | Next $PC = \{PC[15:10], Immediate\}$                               | 1101 |   |  |  |  |  |  |
| 19  |        | PC + 2 is saved on r7                                              | 1101 | - |  |  |  |  |  |
| 20  | 1110   | _                                                                  |      |   |  |  |  |  |  |
|     | S-Type |                                                                    |      |   |  |  |  |  |  |
| 21  | Sv     | M[rs] = imm                                                        | 1111 | - |  |  |  |  |  |

Table 1: Instructions Table

## **Components**

## 2.1 Memory

In the context of a multicycle Datapath, memory is divided into two essential components: Instruction Memory and Data Memory.

## 2.1.1 Instruction Memory

The Instruction Memory is designed to store and fetch the 16-bit instructions needed by the processor. It works in sync with the clock signal, using a 16-bit Program Counter (PC) address to fetch instructions. Preloaded with a variety of instructions, including R-Type, I-Type, J-Type, and S-Type operations, it uses parameterized opcodes for efficient access and execution.



Figure 6: Instruction Memory Component

During the instruction fetch phase, the Instruction Memory provides the necessary instructions based on the PC. This separation from data operations ensures an optimized instruction execution process. The setup guarantees reliable and prompt retrieval of instructions, perfectly synchronized with the processor's clock cycles, highlighting the critical role of memory in efficient processing.

### 2.1.1 Data Memory

It is Essential for storing and accessing the data needed for the processor's operations. It is accessed during the memory access stage of the multicycle execution process, allowing the processor to read or write data based on specific instructions. This memory holds the operands for various calculations and stores the results generated by the processor. The key inputs, outputs and control units affecting Data Memory include:

- Address: Specifies the memory location to read from or write to.
- **Data\_in**: The data to be written into the memory at the specified address.
- **Data\_out**: The data read from the memory at the specified address.
- Memory\_Write: A control signal that enables writing data to memory.
- o **Memory\_Read**: A control signal that enables reading data from memory.

These inputs and control signals ensure that the Data Memory can be accurately and efficiently accessed during the appropriate stage of the instruction cycle, facilitating smooth and effective data handling within the processor.



Figure 7:Data Memory Component

## 2.2 Register File

It is an essential component responsible for providing quick access to a set of general-purpose registers. The processor features 8 16-bit registers (R0 to R7), where R0 is hardwired to zero. These registers are used to store temporary data that the processor needs for various operations. The register file includes the following key elements:

#### • Inputs:

- Write\_data: The data to be written into a specified register.
- o **rs1**: The address of the first source register.
- o **rs2**: The address of the second source register.
- o **rd**: The address of the destination register where data is to be written.

#### Outputs:

- o **reg\_data1**: Data read from the register.
- o reg\_data2: Data read from the other wanted register.

#### • Control Signals:

o **reg\_write**: A control signal that enables writing data to the specified register.

The register file interacts with other components of the Datapath, such as the ALU and the data memory, to facilitate the execution of instructions. The appropriate registers are accessed to read the required operands or to store the results of computations. This interaction is governed by the control signals that ensure the correct registers are used and the necessary operations are performed efficiently.



Figure 8: Register File Component

## 2.3 Arithmetic Logic Unit (ALU)

The Arithmetic Logic Unit (ALU) in the multicycle datapath is a pivotal component responsible for executing a wide range of arithmetic and logical operations. It operates under the control of the 'ALUOp' signal, which specifies the exact operation to perform, such as addition, subtraction, and bitwise operations (AND) in our case. The ALU interacts closely with the register file, fetching operands and storing results, and plays a crucial role in branch decisions by generating condition codes like 'Zero'.



Figure 9: ALU Component

Additionally, the `ALUSrc` signal determines whether the second operand is sourced from a register or an exten. immediate value. This design not only optimizes resource utilization but also ensures that complex instructions are executed correctly over several cycles, enhancing the processor's flexibility and functionality.

## 2.4 Program counter (PC)

In the multicycle Datapath, the Program Counter (PC) is a special-purpose register that holds the address of the next instruction to be executed. The PC is crucial for instruction sequencing, ensuring that the processor fetches instructions in the correct order. During each cycle, the PC is updated to point to the next instruction, which could be sequential or determined by branch and jump instructions. The PC update mechanism includes adding a

constant value (typically 2, given the word size) to move to the next instruction or using a computed branch target address for control flow changes.



Figure 10: PC Component

### 2.5 Extender

In the our Datapath, the extender takes shorter bit-length immediate values from the instruction and extends them to match the processor's word size (16 bits). This is crucial for operations that involve immediate values, such as arithmetic operations with constants or addressing calculations. The extender can perform zero-extension or sign-extension, depending on the instruction type, ensuring that the immediate values are correctly interpreted and used in subsequent operations. This allows the processor to handle a variety of instruction formats and data types efficiently.



Figure 11: Ext Component

### 2.6 Control Unit

The control units, coloured in red in the Datapath, are responsible for generating the control signals that guide the operation of various components within the processor. These signals determine the actions of the ALU, memory, and registers during each cycle.

The main control unit interprets the opcode of the current instruction to produce signals such as' ALUOp', 'RegWrite', MemRead', 'MemWrite', and 'PCSrc'. Additionally, there are specific control units for branching and returning from function calls, ensuring that the correct execution flow is maintained. These units coordinate closely to manage the transitions between different states of instruction execution, thereby maintaining precise control over the Datapath.



Figure 12: Multicycle Datapath Architecture

## 2.7 Clock Organiser

The clock organiser in the Datapath is essential for synchronizing processor operations, ensuring all components perform tasks in a coordinated manner within each cycle's timing constraints. It generates clock pulses that drive sequential logic elements like registers and memory. By regulating these pulses, the clock organiser ensures that instructions are executed correctly over multiple cycles, maintaining orderly data transfer and processing.

In our implementation, the clock organiser uses a finite state machine (FSM) to control the stages of instruction execution: Instruction Fetch (IF), Instruction Decode (ID), Execute (EX), Memory Access (M), and Write Back (WB).



Figure 13: clk organizer Component

## 2.8 Multiplexer

### 2.8.1 Multiplexer 2to1

A 2-to-1 multiplexer selects one of two inputs to pass through to the output based on a single select signal. In our Datapath, a 2-to-1 MUX is used, for example, to select between the immediate value and the second register value as the second operand for the ALU. The select signal (ALUSrc) determines which input (register data or immediate) is forwarded to the ALU.



Figure 14:Mux2to1 Component

### 2.8.2 Multiplexer 4to1

A 4-to-1 multiplexer selects one of four inputs based on two select signals. This MUX is useful for more complex decisions, such as determining the source of the Program Counter (PC) update. For example, it can choose between the next sequential PC, a branch target address, a jump address, or a return address from a function call. This allows the processor to handle different types of control flow instructions efficiently. The select signals determine which of these inputs will be forwarded to the PC, ensuring the correct instruction is fetched next.



Figure 15:Mux4to1 Component

### 2.8.3 Multiplexer 3to1

A 3-to-1 multiplexer chooses one of three inputs to pass to the output based on two select signals. This type of MUX can be used to determine the source of data to write back to the register file. For example, it can select between the ALU results, data read from memory, or an immediate value. By using the appropriate select signals, the processor ensures that the correct data is written back to the registers, supporting various instruction types and enhancing the flexibility of the Datapath.



Figure 16:Mux3to1 Component

### 2.9 Concatenation

It involves joining multiple binary values into a single value. This technique is used, for example, in forming the target address for jump instructions. By concatenating a portion of the PC with the offset specified in the instruction, the processor can generate a full address for the jump.



Figure 17: Concatenation Component

### 2.10 Adder

The adder is a fundamental component used for performing arithmetic addition. In the Datapath, an adder is used to increment the PC by a fixed value (2) to point to the next instruction.



Figure 18:Adder Component

Another adder is used to compute branch target addresses by adding the sign-extended immediate value to the current PC.



Figure 19: Two Input Adder Component

## **Design and Implementation**

### 3.1. Full Data Path

The Multi-Cycle Processor with Memory's flawless integration of all of its parts and connections culminates in the fully connected Datapath. This thorough integration includes designs for the control signal as well as the data path. At first, in the initial stage that's it is the fetch stage, we have added the suitable components for it, such as the program counter "PC", as well as an incrementing adder to generate the next instruction address, that adder adds 2 to the value of the PC, also there is the instruction memory, to fetch and obtain the wanted instruction, its input is the value of the PC added to 2, and the output is the instruction, the next stage is the decode stage, that contains the register file component, its inputs are the outputs from the instruction memory, the register file outputs then are seamlessly forwarded to the ALU stage or as its called the execution stage, where we perform the different operations such as and, add or others, each operations has its own opcode. The resulting data from the execution stage goes to the memory stage, where we read data from it, or write data to the memory by its address. The final stage is the write back data stage, where we store the needed data to the register file in the destination register. The figure below shows our Datapath, with all control units, components needed to build it fully and correctly.



## 3.2. System's Control Signals

### 3.2.1. Signals Outputs Meanings

In our system, we have sixteen control signals, each one of them has its own meaning and purpose, those are determined by factors such as the instruction type, instruction function and others. The below signals table are shown with their respective meanings

Table 2:Description of Signals and Effects

| Signal      | Effect when "0"                        | Effect when "1"                                   | Effect when "2"                         | Effect when "3" |
|-------------|----------------------------------------|---------------------------------------------------|-----------------------------------------|-----------------|
| PCSrc       | The next pc=pc+2                       | The next PC = {PC[15:10], Immediate}              | The next PC = PC + sign_extended (Imm)  | The next pc=R7  |
| AluOp       | The operation is AND                   | The operation is ADD                              | The operation is SUB                    |                 |
| ExtOp       | Zero immediate extension               | Sign immediate extension                          |                                         |                 |
| RegS        | Input to mux call control=Rs2          | Unput to mux call control= Rd                     |                                         |                 |
| AluSrc      | Input to Alu=BusB                      | Input to Alu=result of the extender               |                                         |                 |
| MemRead     | Data memory is not read                | Data memory is read                               |                                         |                 |
| MemWrite    | Data memory is not written             | Data memory is written                            |                                         |                 |
| RegWrite    | Destination register Rd is not written | Destination register Rd is written                |                                         |                 |
| SVcontrol   | Input to address memory=ALU result     | Input to address<br>memory=BusA                   |                                         |                 |
| RETcontrol  | Input to Rs1=Rs1                       | Input to Rs1=3'b111                               |                                         |                 |
| RETcontrol2 | Input to muxBranchR0=BusA              | Input to muxPCSrc=BusA                            |                                         |                 |
| CALLcontrol | Input to Rd= Rs2  rd                   | Input to Rd=3'b111                                |                                         |                 |
| ExtSel      | ExtSel Input to the Extender=Imm5      |                                                   |                                         |                 |
| BranchR0    | BranchR0 Input to ALU=BusA             |                                                   |                                         |                 |
| WBdata      | Write back data to register=ALU result | Write back data to register= Data out from memory | Write back data<br>to register=<br>PC+2 |                 |
| Rdata       | Data into memory = pc+2                | Data into memory = BusB                           | Data into<br>memory=<br>immediate       |                 |

### 3.2.2. Main Control Unit

The values of all the control signals for each instruction are shown in the table below; some of the signals are denoted with a 'x' to indicate that their exact value is not critical to the functioning of the instruction or has little effect.

| ОР   | RegS | RegW | ExtOp | AluSrc | MemR | MemW | SVcontrol | RETcontrol | RET control2 | CALL control | EXT Sel |
|------|------|------|-------|--------|------|------|-----------|------------|--------------|--------------|---------|
| AND  | 1=Rd | 1    | X     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | X       |
| ADD  | 1=Rd | 1    | X     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | X       |
| SUB  | 1=Rd | 1    | X     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | X       |
| ADDI | 0    | 1    | 0     | 1      | 0    | 0    | 0         | 0          | 0            | 0            | 0=Imm5  |
| ANDI | 0    | 1    | 1     | 1      | 0    | 0    | 0         | 0          | 0            | 0            | 0=Imm5  |
| LW   | 0    | 1    | 1     | 1      | 1    | 0    | 0         | 0          | 0            | 0            | 0=Imm5  |
| LBu  | 0    | 1    | 1     | 1      | 1    | 0    | 0         | 0          | 0            | 0            | 0=Imm5  |
| LBs  | 0    | 1    | 1     | 1      | 1    | 0    | 0         | 0          | 0            | 0            | 0=Imm5  |
| SW   | 0    | 0    | 1     | 1      | 0    | 1    | 0         | 0          | 0            | 0            | 0       |
| BGT  | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BGTZ | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BLT  | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BLTZ | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BEQ  | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BEQZ | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BNE  | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| BNEZ | 0    | 0    | 1     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| JMP  | 0    | 0    | 0     | 0      | 0    | 0    | 0         | 0          | 0            | 0            | 0       |
| CALL | 0    |      | 0     | 0      | 0    | 0    | 0         | 0          | 0            | 1            | 0       |
| RET  | 0    | 0    | 0     | 0      | 0    | 0    | 0         | 1          | 1            | 0            | 0       |
| SV   | 0    | 0    | 1     | 0      | 0    | 0    | 1         | 0          | 0            | 0            | 1       |

Table 3: Main Control Unit Signals

| OP   | BranchR0 | WBdata | Rdata |
|------|----------|--------|-------|
| AND  | 0        | 00     | 00    |
| ADD  | 0        | 00     | 00    |
| SUB  | 0        | 00     | 00    |
| ADDI | 0        | 00     | 00    |
| ANDI | 0        | 00     | 00    |
| LW   | 0        | 01     | 00    |
| LBu  | 0        | 01     | 00    |
| LBs  | 0        | 01     | 00    |
| SW   | 0        | XX     | 01    |
| BGT  | 0        | XX     | 00    |
| BGTZ | 1        | XX     | 00    |
| BLT  | 0        | XX     | 00    |
| BLTZ | 1        | XX     | 00    |
| BEQ  | 0        | XX     | 00    |
| BEQZ | 1        | XX     | 00    |
| BNE  | 0        | XX     | 00    |
| BNEZ | 1        | XX     | 00    |
| JMP  | 0        | XX     | 00    |
| CALL | 0        | 2      | 00    |
| RET  | 0        | XX     | 00    |
| SV   | 0        | XX     | 10    |

Table 4: Main Control Unit Signals Cont.

Each signal is assigned a Boolean value based on its corresponding Boolean expression, determined by instruction type, function.

- $\circ \quad \text{RegWrite= ADD } \parallel \text{AND} \parallel \text{SUB} \parallel \text{ADDI} \parallel \text{ANDI} \parallel \text{LW} \parallel \text{LBu} \parallel \text{LBs} \parallel \text{CALL};$
- $\circ$  RegS=AND || ADD || SUB;
- $\odot \quad \text{ExtOp= SW} \parallel \text{LW} \parallel \text{ADDI} \parallel \text{BEQ} \parallel \text{BNEZ} \parallel \text{BGT} \parallel \text{BLT} \parallel \text{BGTZ} \parallel \text{BLTZ} \parallel \text{ANDI} \parallel \text{LBu} \parallel \\ \text{LBs} \parallel \text{BEQZ} \parallel \text{BNE} \parallel \text{Sv};$
- $\circ \quad ALUSrc = ADDI \parallel ANDI \parallel LW \parallel SW \parallel LBu \parallel LBs;$
- $\circ \quad MemRead=LW \parallel LBu \parallel LBs;$
- MemWrite= SW;
- RETcontrol= RET;
- o RETcontrol2= RET;
- o CALLcontrol=CALL;
- ExtSel=Sv;
- o BranchR0= BGTZ || BLTZ || BEQZ || BNEZ ;
- SvControl = Sv;

#### 3.2.3. ALU Control Unit

The value of the "ALUop" signal determines its consequences. The AND operation is carried out by the ALU when it is '0'. It starts the ADD process when set to '1'. It tells the ALU to carry out the SUB operation when it is set to "2". On the other hand, when the value is '3', it remains inactive or undefined in this context because no impact is indicated.

| ОР   | AluOp      | 2-bit coding in alu |  |
|------|------------|---------------------|--|
| AND  | AND        | 00                  |  |
| ADD  | ADD        | 01                  |  |
| SUB  | SUB        | 10                  |  |
| ADDI | ADD        | 01                  |  |
| ANDI | AND        | 00                  |  |
| LW   | ADD        | 01                  |  |
| LBu  | ADD        | 01                  |  |
| LBs  | ADD        | 01                  |  |
| SW   | ADD        | 01                  |  |
| BGT  | SUB        | 10                  |  |
| BGTZ | SUB        | 10                  |  |
| BLT  | SUB        | 10                  |  |
| BLTZ | SUB        | 10                  |  |
| BEQ  | SUB        | 10                  |  |
| BEQZ | SUB        | 10                  |  |
| BNE  | SUB        | 10                  |  |
| BNEZ | NEZ SUB 10 |                     |  |
| JMP  | X          | х                   |  |
| CALL | X          | X x                 |  |
| RET  | X          | X                   |  |
| SV   | Х          | Х                   |  |

Table 5:Opcode and AluOp

### 3.2.4. PC Control Unit

The "PCSrc" signal dictates the program counter's (PC) behavior: '0' increments PC by 2, '1' combines bits 15 to 12 with Immediate12, '2' increments PC by sign-extended Imm5, and '3' sets PC to the same value in register 7 for the RET instruction.

| OP            | Zero flag | Sign flag | PCSrc |
|---------------|-----------|-----------|-------|
| AND           | X         | X         | 00    |
| ADD           | X         | X         | 00    |
| SUB           | X         | X         | 00    |
| ADDI          | X         | X         | 00    |
| ANDI          | X         | X         | 00    |
| LW            | X         | X         | 00    |
| LBu           | X         | X         | 00    |
| LBs           | X         | X         | 00    |
| SW & SV       | X         | X         | 00    |
| BGT<br>&BGTZ  | X         | 0         | 00    |
| BGT<br>&BGTZ  | 1         | X         | 00    |
| BGT<br>&BGTZ  | 0         | 1         | 10    |
| BLT & BLTZ    | X         | 1         | 00    |
| BLT & BLTZ    | 1         | X         | 00    |
| BLT & BLTZ    | 0         | 0         | 10    |
| BEQ &<br>BEQZ | 0         | х         | 00    |
| BEQ &<br>BEQZ | 1         | х         | 10    |
| BNE &<br>BNEZ | 1         | X         | 00    |
| BNE &<br>BNEZ | 0         | х         | 10    |
| JMP &<br>CALL | X         | х         | 01    |
| RET           | x         | X         | 11    |

Table 6: PC Control Unit Signals

### 3.3 State Machine Diagram

In multi cycle processing, we use the state machine diagram to determine for each instruction what its next stage, either its IF,ID,Ex,Mem or WB. Having the state machine make it easily to understand the concept of the multi cycle processing, because we need to know for each instruction when it ends and what its last stage so the next instruction can fetch after it. The below figure is our state machine for this project.



Figure 21: State Machine Diagram

Table 7: State Machine Table

| Current<br>Stage  | State<br>Code | Next<br>Stage        | Next<br>Stage<br>Code | Instruction Cases |                                     |
|-------------------|---------------|----------------------|-----------------------|-------------------|-------------------------------------|
| Instruction Fetch | 000           | Instruction Decode   | 001                   | Always            |                                     |
|                   |               | Execute              | 010                   | R-type,I-type     |                                     |
| Instruction       | 001           | Instruction<br>Fetch | 000                   | JMP, RET          |                                     |
| Decode            | 001           | Memory               | 011                   | SV                |                                     |
|                   |               | Register<br>Write    | 100                   | CALL              |                                     |
|                   | 010           |                      | Register<br>Write     | 100               | R-type, ANDI, ADDI                  |
| Execute           |               | Memory               | 011                   | LW,LBu,LBs,SW     |                                     |
|                   |               |                      | Instruction<br>Fetch  | 000               | BGT,BGTZ,BLT,BLTZ,BEQ,BEQZ,BNE,BNEZ |
| Mamany            | 011           | Register<br>Write    | 100                   | LW,LBu,LBs        |                                     |
| Memory            | 011           | Instruction fetch    | 000                   | SW                |                                     |
| Write<br>Back     | 100           | Instruction Fetch    | 000                   | Always            |                                     |

## **Testing and Validation**

#### Overview

Testbenches provided a crucial platform for designers to evaluate modules in a controlled setting before incorporating them into larger systems, ensuring the modules functioned correctly. Understanding the module's requirements, input and output signals, and the conditions under which it was meant to operate was key to constructing effective Testbenches. By simulating various scenarios and stimuli, designers were able to verify that their modules performed as expected and identify and address errors early in the design phase. Thus, Testbenches played an essential role in validating the precision and reliability of Verilog designs. Test environments were created for each module to simulate a selection of possible scenarios.

### 4.1 Instruction Memory

This module represents an instruction memory, which stores instructions for a processor. It uses a clock signal and an address input to output the corresponding instruction.

```
MemoryInst[14] = {BEQZ,1'b1, R1, R2, 5'b00111};
MemoryInst[15] = {BNE,1'b0, R1, R2, 5'b00101};
MemoryInst[16] = {BNEZ,1'b1, R1, R2, 5'b00001};

MemoryInst[17] = {JMP, 12'b0000000000001};
MemoryInst[18] = {CALL,12'b101100101010};
MemoryInst[19] = {RET, 12'b0000000000000};

MemoryInst[20] = {Sv, R1, 9'b10101101};

end

// Read instruction from memory
always @(posedge clk) begin
instruction <= MemoryInst[address];
end
endmodule</pre>
```

The testbench validates the Instruction Memory module's ability to output the correct instruction based on the given address. By simulating different address inputs and observing the corresponding instruction outputs, the testbench confirms that the module reliably retrieves the correct instruction for each address, a critical operation for instruction execution



Figure 22: Instruction Memory Testbench

### 4.2 Data Memory

```
le Memory (
input wire clk,
input wire [15:0] addr,
                                                                                // Clock signal
// Memory address
// Memory write enable
// Memory read enable
// Data to be written to memory
                     input wire mem_write,
input wire mem_read,
input wire [15:0] data_in,
                     output reg [15:0] data_out
                                                                                // Data read from memory
// Memory array (256 words, each 16 bits, total 512 bytes)
reg [15:0] memory[0:65535]; // 64K memory locations
                          Initialize memory with some values
                   // Initialize memory initial begin memory[0] = 16'h0001; memory[1] = 16'h0002; memory[2] = 16'h0003; memory[3] = 16'h0004; memory[4] = 16'h0005; memory[5] = 16'h0006;
                            memory[4] = 16 h0906;
memory[5] = 16 h0006;
memory[6] = 16 h0007;
memory[7] = 16 h0009;
memory[9] = 16 h0010;
memory[10] = 16 h0011;
                                memory[12]=16'h0011;
memory[16'hFFF6] = 16'ha2c4;
memory[16'h000e] = 16'haaaa;
                                  Add more initial values as needed
                           vays @(posedge clk) begin
if (mem_write) begin
memory[addr] <= data_in; // Write data to memory (word-aligned)</pre>
                            if (mem_read) begin
  data_out <= memory[addr]; // Read data from memory (word-aligned)</pre>
                    end
           endmodule
```

The Data Memory module's testbench assesses its capability to handle read and write operations with respect to the given address, data input, and control signals. It tests various scenarios, including writing to and reading from different memory addresses, to ensure that the module correctly manages data storage and retrieval.



Figure 23: Data Memory Testbench

## 4.3 Register File

This module simulates a register file in a CPU, with read and write functionalities. It has two separate clock signals for reading and writing, input registers for read, write and buses for data transfer

```
module RegisterFile (
         input clk1,clk2,
2
                                            // Clock input
          input [2:0] rs1, rs2, rd, // Read and write registers
4 5
          input [15:0] write_data, // Data to be written BusW
                                     // Write enable
          input reg_write,
          output reg [15:0] reg_datal,
6
                                           // Output data for rs1
                                           // Output data for rs2
         output reg [15:0] reg_data2
7 8 9
          reg [15:0] registers [7:0]; // 8 registers, each 16 bits wide
10
11
12
13
      initial begin
14
           registers[0] = 16'h0000;
15
           registers[1] = 16'h0007;
16
           registers[2] = 16'h0001;
17
           registers[3] = 16'h0004;
           registers[4] = 16'h0002;
18
19
           registers[5] = 16'h0003;
20
           registers[6] = 16'h0008;
21
           registers[7] = 16'h0006;
           end
23
24
          // Read ports
25
          always @(posedge clk1) begin
                                                  //check for later
              reg_data1 = (rs1 != 3'b000) ? registers[rs1] : 16'b0;
reg_data2 = (rs2 != 3'b000) ? registers[rs2] : 16'b0;
26
28
          end
29
30
          // Write port
31
          always @(posedge clk2) begin
              if (reg_write && (rd != 3'b000)) begin
33
                   registers[rd] <= write_data;
34
35
36
37
     endmodule
38
```

The testbench for the Registers File module ensures that the module accurately reads from and writes to the specified registers. It checks the module's ability to output the correct data from given register addresses and to update registers with provided data. This testbench is essential for verifying the register file's role in storing and providing CPU data.



Figure 24: Register File Testbench

## 4.4 Arithmetic Logic Unit (ALU)

Performs arithmetic (addition, subtraction) and logical (AND) operations based on a 2-bit opcode. The ALU is the core of computational operations in a processor.

```
module ALU(
 2
        input clk,
 3
        input [15:0] A, B,
                                  // 16-bit inputs
 4
        input [1:0] Op,
                                  // 4-bit operation code
5
        output reg [15:0] Result,// 16-bit result
 6
        output reg Zero, Sign
                                 // Zero and Sign flags
 7
    );
8
9
        // Define operation codes
10
        parameter AND OP = 2'b00,
                   ADD OP = 2'b01,
11
12
                   SUB OP = 2'b10;
13
14
15
        // Perform the operation based on the operation code
16
        always @(posedge clk) begin
17
             case (Op)
18
                 AND OP: Result = A & B;
19
                 ADD OP: Result = A + B;
20
                 SUB_OP: Result = A - B;
21
22
                 default: Result = 16'b0;
23
             endcase
24
            Zero = (Result == 16'b0) ? 1'b1 : 1'b0;
25
            Sign = Result[15];
26
27
        end
28
    endmodule
```

ALU\_tb runs several scenarios, testing each operation (ADD, SUB, AND) and the correct setting of Zero and Sign flags, ensuring the ALU responds correctly to different inputs and operations



Figure 25: ALU Testbench

### 4.5 Control Unit

```
4'b0111: SW = 1;
4'b0100: begin
if (m == 0)begin
BGT = 1;
BGTZ=0;
 else begin
BGTZ = 1;
BGT=0;
end
                        end

4 bl001: begin

if (m == 0)

BLT = 1;

else

BLTZ = 1;
                         end
4'b1010: begin
if (m == 0)
BEQ = 1;
else
BEQZ = 1;
                                  else
BNEZ = 1;
                          end
4'b1100: JMP = 1;
4'b1101: CALL = 1;
4'b1110: RET = 1;
4'b1111: Sv = 1;
           RegWrite= ADD || AND || SUB || ADDI || ANDI || LW || LBu || LBs || CALL;
RegS= AND || ADD || SUB;
ExtOp= SW || LW || ADDI || BEQ || BNEZ || BGT || BLT || BGTZ || BLTZ || ANDI || LBu || LBs || BEQZ || BNE || SV;
ALUSTC= ADDI || ANDI || LW || SW || LBu || LBs;
             ALUSrc= ADDĪ | | ĀNDĪ | | LW | | SW | | LBu | | //Rdatas SW;

MemRead= LW | | LBu | | LBs;

MemWrite= SW;

RETControl= RET;

RETControl= RET;

CALLControl=CALL;

ExtSel= Sv;

BranchRO= BGTZ | BLTZ | BEQZ | BNEZ;

SvControl = Sv:
101
               SvControl = Sv;
              if ( ADD || ADDI || LW || LBu || LBs || SW ) begin ALUOp = 2'b01 ; // Assign ALUOp to \thetaI end else if ( SUB || BGTZ|| BLTZ || BEQZ || BNEZ || BGT || BLT || BEQ || BNE ) begin ALUOp = 2'b10 ; // Assign ALUOp to 1\theta
103
104
 105
106
107
               end
108
109
110
               else
                     begin
                       ALUOp= 2'b00;
111
112
113
114
115
               case ( Op )
// CALL
116
117
118
                 4'b1101:begin
WBdata = 2'b10 ;
119
120
121
122
123
124
125
126
127
128
129
130
131
                // LW
4'b0101:begin
WBdata = 2'b01;
                 // LBu
                4'b0110:begin
WBdata = 2'b01;
                 // LBs
              4'b0110:begin
WBdata = 2'b01;
132
133
134
135
136
137
              // AND
4'b0000:begin
WBdata = 2'b00;
138
139
 140
141
142
             // ADD
4'b0001:begin
WBdata = 2'b00;
143
144
 145
 147
              // SUB
           4'b0010:begin
WBdata = 2'b00 ;
 148
```

```
139
         WBdata = 2'b00 ;
140
        end
141
        // ADD
4'b0001:begin
142
143
144
         WBdata = 2'b00 ;
145
         end
146
147
        // SUB
4'b0010:begin
WBdata = 2'b00 ;
148
149
         end
         // ADDI
        4'b0011:begin
WBdata = 2'b00;
154
155
156
          end
         // ANDI
4'b0100:begin
         WBdata = 2'b00 ;
          end
161
                endcase
         162
163
164
          if ( (zerof == 0 && signf == 1)) begin
          PCSrc = 2'b10 ;
          end
          else begin
170
          PCSrc = 2'b00 ;
          end
173
174
175
176
           // BLT || BLTZ
         4'b1001 :
if ( (zerof == 0 && signf == 0)) begin
          PCSrc = 2'b10 ;
          end
178
          else begin
          PCSrc = 2'b00 ;
180
          end
181
182
           // BEQ || BEQZ
         4'b1010 :
if ( zerof == 1) begin
183
          PCSrc = 2'b10 ;
186
          end
          else begin
188
          PCSrc = 2'b00 ;
189
          end
190
          // BNE || BNEZ
191
         4'b1011 :
if ( zerof == 0) begin
192
193
194
          PCSrc = 2'b10 ;
195
          end
          else begin
196
          PCSrc = 2'b00 ;
198
199
          4'b1100 : PCSrc = 2'b01 ; // JMP
4'b1101 : PCSrc = 2'b01 ; // CALL
4'b1110 : PCSrc = 2'b11 ; // RET
200
202
203
204
          default :
          PCSrc = 2'b00 ;
          endcase
206
208
209
         case (Op)
                  4'b1111: Rdata = 2'b10; // Sv -> 2nd choice in the mux
4'b0111: Rdata = 2'b01; //SW
default: Rdata = 2'b00;
              endcase
214
              end
         endmodule
```

This testbench verifies the Control Unit module's functionality in generating the correct control signals based on various operation codes. It tests a range of instructions to ensure that the control unit appropriately sets the control signals for each type of operation, confirming its critical role in directing the processor's actions.



Figure 26: Control Unit Testbench

### 4.6 Clock Organizer

This module is responsible for organizing the clock signals for different stages of the processor's operation, such as instruction fetch, decode, execute, memory access, and write-back

```
module Clock_organizer(
         input clock,
input [3:0] Op,
         output reg IF, ID, MEM, EX, WB, IFF
4
5
6
7
8
9
         // Opcode Parameters
        parameter Sv = 4'b1111;
         // Internal State
         reg [2:0] state;
         reg en = 0;
         // Initialization block
         // Initial begin
state = 3'b000; // Initialize state
IF = 1; // Initialize all output signals
             MEM = 0;
             EX = 0;
WB = 0;
             IFF = 0;
         // State Machine
         always @(posedge clock) begin
             case (state)
3'b000: begin
                      state <= 3'b001;
                     IF <= 0;
ID <= 1;
                      MEM <= 0;
                      WB <= 0;
                  3'b001: begin
```

```
3'b001: begin

if (Op == JMP || Op == RET) begin

state <= 3'b000;

IFF <= 1;

#2 IF <= 1;

IO <= 0;

EX <= 0;

MEM <= 0;

wB <= 0;

end else if (Op == SV) begin

state <= 3'b011;

IF <= 0;

ID <= 0;

EX <= 0;

MEM <= 1;

wB <= 0;

end else if (Op == SV) begin

state <= 3'b011;

IF <= 0;

EX <= 0;

MEM <= 1;

wB <= 0;

end else if (Op == CALI) begin
           WB <= 0;
end
else if (Op == CALL) begin
state <= 3'b011;
If <= 0;
ID <= 0;
EX <= 0;
MEM <= 0;
WB <= 1;
end
       WB <= 1,
end
else begin
state <= 3'b010;
IF <= 0;
ID <= 0;
EX <= 1;
MEM <= 0;
wB <= 0;
3'b010: begin

if (Op == BME || Op == BEQ || Op == BGT || Op == BLT || Op == BGTZ || Op == BLTZ || Op == BEQZ || Op == BNEZ || Op == Sv || Op == CALL) begin state <= 3'b000;

IFF <= 1;

#2 IF <= 1;

ID <= 0;

EX <= 0;

MEM <= 0:
                                                                                                                 state = 3'DEUE;

IFF = 1;

#2 IF = 1;

ID = 0;

EX = 0;

ME = 0;

We = 0;

end else if (Op = Ux || Op = LBu || Op = LBs || Op = Sx) begin

entate = 3'DEU1;
                                      end else if (Op = Dr

state $\infty$ 2 bill;

IF $\infty$ 0;

ID $\infty$ 0;

BY $\infty$ 1;

WB $\infty$ 0;

end else begin

state $\infty$ 3 bill0;

IF $\infty$ 0;

ID $\infty$ 0;

MEY $\infty$ 0;

MEY $\infty$ 0;

MEY $\infty$ 1;

end
                                                                                                     end end
                                                                                                    end end
                                                                                                                                WB == 0;
                                                                                                       3'b100; begin

state = 3'b000;

IFF == 1;

2! IF == 1;

ID == 0;

EX == 0;

MEY == 0;

MEY == 0;

MEY == 0;
                                                                    endcase
end
endrodule
```

The Clock Organizer module's testbench is focused on confirming the correct sequencing and timing of operations based on the operation codes. By simulating various instruction types, the testbench checks whether the module appropriately sets the clock signals for each stage of the instruction cycle, validating its role in synchronizing CPU operations.



Figure 27: Clock Organizer Testbench

## 4.7 Program Counter (PC)

The PC module is designed to store and update a 16-bit address, typically used in a processor to keep track of the address of the next instruction to execute

the testbench for the Program Counter (PC) module checks the module's ability to store and update its internal register based on the input data. It sequentially inputs different 16-bit values and verifies if the output matches the input after a clock cycle. This ensures that the PC correctly updates its value to point to the next instruction in a sequence



Figure 28: PC Testbench

## 4.8 Multiplexer 4x1

This module selects one of four 16-bit inputs based on a 2-bit select signal. It's more versatile for larger data selections.

```
module MUX4to1
          input wire [1:0] sel,
input wire [15:0] in0,
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
                                         // First 16-bit input
           input wire
                        [15:0] in1,
                                         // Second 16-bit input
           input wire [15:0] in2,
                                         // Third 16-bit input
                                         // Fourth 16-bit input
           input wire [15:0] in3,
                                         // 16-bit output
           output reg [15:0] out
           always @(*) begin
               case (sel)
                    2 b00: out = in0;
                    2'b01: out = in1;
                    2'b10: out = in2;
                    2'b11: out = in3:
                    default: out = 16'b0;
                endcase
           end
```

Mux4x1\_tb tests all possible select signal combinations to ensure the correct input is selected each time.



## 4.9 Multiplexer 2x1

This module selects one of two 16-bit inputs based on a single-bit select signal. Multiplexers are fundamental in digital circuits for routing signals.



Figure 29: Mux2x1 Testbench

### 4.10 Adder

addition of different pairs of numbers, verifying the module correctly adds 16-bit values.

| Signal name | Value | 0.8 1.6 2.4 3.2 4 4.8 | 5.6 6.4 7.2 8 8.8 |
|-------------|-------|-----------------------|-------------------|
| A 11. ⊕     | 0034  | 0000                  | 0034              |
| ⊕ лr B      | FF13  | 1234                  | FF13              |
| ⊕ лг out    | FF47  | 1234                  | FF47              |

Figure 30: Two Input Adder Testbench

#### 4.11 Concatenation

This module takes two inputs, A (12 bits) and B (4 bits), and concatenates them to form a 16-bit output. It's used in systems where bits from different sources need to be combined into a single word

The Concatenator\_tb sets specific values to A and B, and initiates the simulation. It verifies that the concatenation of A and B produces the correct 32-bit output.



Figure 31: Concatenation Testbench

## 4.12 Complete Processor

In our data path we combined all the components together to work as multi-cycle processor, so we defined the important components such as control signals and wires to connect all components together sequentially, we started by the clock organizer to generate the stages for each instruction in our project and did the same for other components.

```
module datapath(input [3:0] Opc);
              reg CLK;
reg [15:0] PCnext/*current pc */, PCnow, PCplus, PCplus4;
reg [15:0] IR, BTA,BTAA, JA; //outCon;
reg [2:0] Rs1, Rs2, Rd, RB,RB2,RB3,Rs,rs2;
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
             reg [2:0] Rs1, Rs2, Rd, RB,RB2,RB3,Rs,rs2;
reg m;
reg [4:0] Imm5;
reg [11:0] Imm12;
reg [11:0] Imm12S;
reg [8:0] Imm8;
reg [8:0] Imm8;
reg [8:0] PG_,Op;
reg [15:0] BusB, BusA, BusAA,BusBB, ExtImm, AluB, AluRes, Alu1,RETpc,AluA, MemAddre;
reg [15:0] Data_in,Data_out, WB;
reg (15:0] Data_in,Data_out, WB;
reg clkIF, clkID, clkEX, clkMEM, clkWB, clkIFF;
reg ExtOp,RegS, ALUSrc, MemRead, MemWrite, RegWrite,SvControl/*IMPORTANT*/, RETcontrol, CALLcontrol, RETcontrol2, ExtSel,BranchR0;
reg [1:0] ALUOp, PCSrc, Rdata ,WBdata;
reg zero, sign;
parameter [2:0] r__value = 3'b111;
parameter [2:0] r__value = 16'h0000;
             reg [15:0] PCnextt; //Thi
wire [15:0] BusBt, BusAt;
                                                 //This is the value of the pc for the next instruction
             assign Op = IR[15:12];
assign PCj = PCnow[15:12];
            always @(*) begin
   30
                     case (Op)
                              // R-type instructions
                              4'b0000, 4'b0001, 4'b0010: begin
Rd = IR[11:9];
   32
   33
                                      Rs1 = IR[8:6];
Rs2 = IR[5:3];
   34
35
36
37
38
                              end
                             // I-type instructions
                              4'b0011, 4'b0100, 4'b0101,4'b0111,
4'b1000, 4'b1001, 4'b1010, 4'b1011: begin
m = IR[11]; // Example assignment
   39
   40
   41
   42
   43
                                       Rd = IR[10:8];
   44
45
46
                                       Rs1 = IR[7:5];
                                       Rs2 = IR[10:8];
Imm5 = IR[4:0];
   47
   48
                                       $display("rs1= %h***", AluA);
   49
                                       // Additional assignments specific to I-type if needed
   50
   51
52
53
54
55
56
57
58
                          4'b0110: begin
                                       m = IR[11]; // Example assignment
                                       Rd = IR[10:8];
                                      Rs1 = IR[7:5];
Rs2 = IR[10:8];
                                       Imm5 = IR[4:0];
   59
   60
   61
                                        $display("rs1= %h***", Rs1);
   62
                                       // Additional assignments specific to I-type if needed
   63
```

```
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
       Clock_organizer clocorg(CLK, Op, clkIF, clkID, clkMEM, clkEX, clkWB,clkIFF);
       pc get_pc(PCnext, PCnow);
       InstructionMemory get_IR(clkIF, PCnext, IR);
       Adder_2 adderPC(PCnow, PCplus);
ShiftLeftByOne shifter ( Imm12,Imm12S);
       Concatenator cont(Imm12S, PCj, JA);
       control_unit contuni(m,Op, zero, sign, ExtOp, RegS, ALUSrc, MemRead, MemWrite, RegWrite,SvControl,RETcontrol, CALLcontrol, RETcontrol2, ExtSel, Br
       MUX2to1 muxRET1(RETcontrol, Rs1, r7_value, RB2 /* will go to rs1*/);
       MUX2to1 muxReg(RegS, Rs2, Rd, RB);
       MUX2to1 muxRET2(CALLcontrol, RB, r7_value, RB3 /*will go to rd*/);
146
147
             Adder adderBTA(ExtImm, PCnow, BTA);
148
149
             MUX2to1 muxALU(ALUSrc, BusB, ExtImm, AluB);
150
             Demux1to2 demuxALU(RETcontrol2, BusA, Alu1, RETpc);
151
152
             MUX2to1 muxALU2(BranchR0, Alu1, r0_value, AluA);
153
154
             ALU alu1(clkEX,AluA, AluB, ALUOp, AluRes, zero, sign);
             MUX4tol mux4PC(PCSrc, PCplus, JA, BTA, RETpc, PCnextt/* real input for pc*/);
155
156
             MUX2tol SvMux(SvControl,AluRes ,BusA ,MemAddre ) ; //SvControl mux Mux3tol RdataMux(Rdata, PCplus, BusB, ExtImm,Data_in); //Rdata mux3tol
 157
158
159
160
             Memory datamem(clkMEM, MemAddre, MemWrite, MemRead, Data in, Data out);
161
             Mux3to1 muxWB(WBdata, AluRes, Data_out, PCplus, WB);
162
163
```

Figure 32: data path code snippets

Test some instructions individually:

#### ADD:

| ⊕ лг IR     | 1EA0 | 1EA0 | 300 us |
|-------------|------|------|--------|
| ⊕ лг Rs1    | 2    | 2    |        |
| ⊕ лг Rs2    | 4    | 4    |        |
| ⊕ лr Rd     | 7    | 7    |        |
| ⊕ лг BusA   | 0024 | 0024 |        |
| ⊕ лг BusB   | 0002 | 0002 |        |
| ⊕ лг AluRes | 0026 | 0026 |        |
| ⊕ лг WB     | 0026 | 0026 |        |
| ⊞ лг ALUOp  | 1    | 1    |        |
| лг RegWrite | 1    |      |        |

This is the instruction:

MemoryInst[1] = {ADD, R7, R2, R4, 3'b000}; //ADD

And this is the data memory:

```
initial begin
    registers[0] = 16'h0000;
    registers[1] = 16'h0012;
    registers[2] = 16'h0024;
    registers[3] = 16'h0003;
    registers[4] = 16'h0000;
    registers[5] = 16'h0000;
    registers[6] = 16'h0006;
    registers[7] = 16'h0006;
end
```

The results obtained are correct for all R-Type instructions.

#### **ANDI**

|                    |      |      |   |  |  |  |      | - |  |  |  |  |
|--------------------|------|------|---|--|--|--|------|---|--|--|--|--|
| JIT CLK            | 0    |      |   |  |  |  |      |   |  |  |  |  |
| ⊞ лт IR            | 4143 | 4143 |   |  |  |  |      |   |  |  |  |  |
| ⊞лг Ор             | 4    |      | 4 |  |  |  |      |   |  |  |  |  |
| ⊕ лr Rs1           | 2    | 2    |   |  |  |  |      |   |  |  |  |  |
| ⊕ лг Rs2           | 1    |      | 1 |  |  |  |      |   |  |  |  |  |
| ⊕ лr Rd            | 1    |      | 1 |  |  |  |      |   |  |  |  |  |
| <b>⊞</b> лг BusA   | xxxx |      |   |  |  |  | 0024 |   |  |  |  |  |
| ⊞ JII lmm5         | 03   |      |   |  |  |  | 03   |   |  |  |  |  |
| <b>⊞</b> лг AluRes | xxxx |      |   |  |  |  | 0000 |   |  |  |  |  |
| ⊞ ЛГ ALUOp         | 0    |      |   |  |  |  | 0    |   |  |  |  |  |
| ⊞ лт WB            | xxxx |      |   |  |  |  | 0000 |   |  |  |  |  |
| лг ExtOp           | 1    |      |   |  |  |  |      |   |  |  |  |  |

This is the instruction:

MemoryInst[4] = {ANDI,1'b0, R1, R2, 5'b00011};

The result obtained is correct.

#### **BGT**



MemoryInst[9] = {BGT,1'b0, R4, R2, 5'b00001};

The result obtained is correct it made the next PC value equal to PC=PC+ 2

## **BEQ**



MemoryInst[13] = {BEQ,1'b0, R0, R5, 5'b01100};

The result obtained is correct it made the next PC value equal to  $PC = PC + sign\_extended$  (Imm)

All I-Type instructions worked correctly with no errors

#### RET:



MemoryInst[19] = {RET, 12'b000000000001};

The result is correct, it made the next value of the PC equal to the value stored in R7

All J-type instructions work perfectly.

#### Sv:



MemoryInst[20] = {Sv, R4, 9'b000000110};

In this instruction we stored the immediate value in the memory address of Rs

Everything worked perfectly.

#### The whole System:

```
# KERNEL: Cycle: 1, PCnow: 0000, Rata: 0, Data_out: xxxx, MemAddre: 0000, BusB: 0000, AluRes: 0000, Data_out: xxxx, MB: 0000, RegWrite: 1, MBdata: 0, ALUSrc: 0, AluA: 0000, AluB: 0000, RETCONTOL: 0, ExtImm: 0000, Radata: 0, Data_out: xxxx, MemAddre: 0000, Data_in: 0002, m: x, MemWrite: 0, PCSrc: 0, PCnext: 0000, PCnext: 0000, BranchR0: 0

# KERNEL:

# KERNEL:
```

These are the results we obtained from running the whole system (multi cycle processor) and the results are correct.

### **Teamwork**

Our team adopted a collaborative approach to design and build various components of our project. We began by dividing the tasks for writing the main components' code of the Datapath (Register File, Data Memory, Instruction Memory, PC) and developing the test benches among ourselves. This joint effort laid a solid foundation for our work.

Initially, Haneen was responsible for the Register File, Multiplexer, and Adder. Rana handled the Instruction Memory and ALU, while Mays took charge of the Data Memory and Program Counter (PC). Subsequently, we gathered online daily for extended sessions to refine our designs and work on the Control Unit and Clock Organizer, as well as concatenation. We ensured that these critical components received our collective attention, adding multiplexers as needed to achieve the highest precision in our Datapath.

In the final stage, we interconnected all the parts, culminating in a design and final code that reflected our united efforts. Additionally, we distributed the creation of the project report: Mays was responsible for the Introduction and Components Description sections, Haneen handled the Design and Implementation part, and Rana took charge of the Testing and Validation section. Throughout the process, we exemplified shared responsibility and unity, maintaining a strong team spirit from start to finish.

## Conclusion

The Multi-Cycle Processor architecture represents a significant advancement in processing efficiency and flexibility. By dividing complex instructions into multiple cycles, it optimizes hardware utilization and speeds up instruction execution.

In our implementation of the multicycle processor, we utilized a finite state machine (FSM) to control the different stages of instruction execution, including Instruction Fetch (IF), Instruction Decode (ID), Execute (EX), Memory Access (M), and Write Back (WB). This approach allowed us to handle each stage sequentially, ensuring precise control over the execution flow. Key components such as the ALU, multiplexers, and the extender were effectively coordinated by the control unit to execute instructions correctly over multiple cycles. Through this project, we have gained a deeper understanding of the MIPS CPU, particularly in terms of module connectivity and testing.