# **Chapter 4**The Von Neumann Model

Based on slides © McGraw-Hill Additional material © 2004/2005 Lewis/Martin

#### What Do We Know?

#### A LOT!!

- Data representation (binary, 2's complement, floating point, ...)
- Transistors (p-type, n-type, CMOS)
- Gates (complementary logic)
- Combinational logic circuits (PLAs), memory (latches, flip-flops,  $\ldots)$
- Sequential logic circuits (state machines)
- Simple "processors" (programmable traffic sign)

#### What's next?

- · Apply all this to traditional computing
- · Software interface: instructions
- · Hardware implementation: data path

CSE 240 4-3

#### Warning!

#### This is a bottom-up course

No secrets, no magic
e.g., gates build on transistors, logic circuits from gates, etc.

#### But... This is a top-down lecture

- · You'll have to trust me for a couple slides
- · Start with very abstract discussion of computer architecture
- · Meet with Chapter 3 material soon

CSE 240 4-2

#### **A Little Context**

#### 1943: ENIAC

- First general electronic computer (Presper Eckert and John Mauchly) (Or was it Atananasoff in 1939? Or Konrad Zuse in 1941?)
- · 18,000 tubes (had to replace 50 a day!)
- · Memory: 20 10-digit numbers (decimal)
- Hard-wired program (via dials, switches, and cables)
- · Completed in 1946

See Eniac by Scott McCartney

#### 1944: Beginnings of EDVAC

- · Among other improvements, includes program stored in memory
- · Gave birth to UNIVAC-I (1951)
- · Completed in 1952



**MEMORY** 

PROCESSING UNIT

CONTROL UNIT

TEMP

**Von Neumann Model** 

INPUT

Keyboard

Mouse

Scanner

Disk

CSE 240

OUTPUT

Monitor

Printer

LED

Disk

4-7

# Memory **Address** • Unique (n-bit) identifier of location **Contents** · m-bit value stored in location **Basic Operations** · Load: read a value from a memory location · Store: write a value to a memory location CSE 240



**Context Continued: Stored Program Computer** 

See John von Neumann and the Origins of Modern Computing by William Aspray

• Processing unit, for performing arithmetic and logical operations

1945: John von Neumann

CSE 240

· First Draft of a Report on EDVAC

Von Neumann Machine (or Model)

· Memory, containing instructions and data · Control unit, for interpreting instructions

· Input/Output units, for interacting with real world

4-6





#### **Processing Unit Functional Units** • ALU = Arithmetic and Logic Unit · Could have many functional units PROCESSING UNIT (some special-purpose, e.g., multiply, square root, ...) TEMP · LC-3: ADD, AND, NOT Registers · Small, temporary storage · Operands and results of functional units · LC-3: eight register (R0, ..., R7) Word Size Number of bits normally processed by ALU in one instruction · Also width of registers · LC-3: 16 bits

CSE 240



4-10





#### Instructions

#### Fundamental unit of work

#### Constituents

- · Opcode: operation to be performed
- · Operands: data/locations to be used for operation

#### Encoded as a sequence of bits (just like data!)

- Sometimes have a fixed length (e.g., 16 or 32 bits)
- · Control unit interprets instruction
  - > Generates control signals to carry out operation
- · Atomic: operation is either executed completely, or not at all

4-15

#### Instruction Set Architecture (ISA)

- Computer's instructions, their formats, their behaviors  $\ensuremath{\mathsf{CSE}}\xspace\,240$ 

#### **Example: LC-3 ADD Instruction**

#### LC-3 has 16-bit instructions

· Each instruction has a four-bit opcode, bits [15:12]

#### LC-3 has eight registers (R0-R7) for temporary storage

· Sources and destination of ADD are registers



"Add the contents of R2 to the contents of R6, and store the result in R6."









































#### **Changing the Sequence of Instructions**

#### **Recall FETCH**

· Increment PC by 1

#### What if we don't want linear execution?

• E.g., loop, if-then, function call

#### **Need instructions that change PC**

- · Jumps are unconditional
  - > Always change the PC
- Branches are conditional
  - > Change the PC only if some condition is true e.g., the contents of a register is zero

CSE 240 4-37

## 







## 









#### **Single-Cycle Implementation Limitations**

All instructions given same time to execute

- · Cycle time must be time required for longest instruction
- JMP versus ADD versus LDR

Requires multi-ported memory



### **Next Time**

#### Lecture

• LC-3

#### Reading

• Chapter 5 - 5.2

#### Quiz

· Online!

#### Upcoming

Homework due Monday 11 October