# Circuit Design with VHDL

## **Operators and Attributes**

**Instructor: Ali Jahanian** 

#### **Outline**

#### • I-CIRCUIT DESIGN

- 4 Operators and Attributes
  - 4.1 Operators
  - 4.2 Attributes
  - 4.3 User-Defined Attributes
  - 4.4 Operator Overloading
  - 4.5 GENERIC
  - 4.6 Examples
  - 4.7 Summary

## Purpose of this chapter

- In this chapter:
  - The purpose of this chapter, along with the preceding chapters, is to lay the basic foundations of VHDL.
  - It is indeed impossible to write any code efficiently without undertaking first the sacrifice of understanding:
    - data types,
    - operators,
    - attributes.

## **Operators**

- VHDL provides several kinds of pre-defined operators:
  - Assignment operators
  - Logical operators
  - Arithmetic operators
  - Relational operators
  - Shift operators
  - Concatenation operators

## **Assignment operators**

<= Used to assign a value to a SIGNAL.

:= Used to assign a value to a VARIABLE, CONSTANT, or GENERIC. Used also for establishing initial values.

=> Used to assign values to individual vector elements or with OTHERS.

## Example (Assignment operators)

## **Logical Operators**

- Used to perform logical operations. The data must be of type:
  - BIT (BIT\_VECTOR)
  - STD\_LOGIC (STD\_LOGIC\_VECTOR)
  - STD\_ULOGIC (STD\_ULOGIC\_VECTOR)

## Logical Operators ...

- The logical operators are:
  - NOT
  - AND
  - OR
  - NAND
  - NOR
  - XOR
  - XNOR

## **Example** (Logical Operators)

```
y <= NOT a AND b; -- (a'.b)
y <= NOT (a AND b); -- (a.b)'
y <= a NAND b; -- (a.b)'
```

## **Arithmetic Operators**

- Used to perform arithmetic operations. The data can be of type
  - INTEGER
  - SIGNED
  - UNSIGNED
  - REAL
    - (Not synthesizable).
  - STD\_LOGIC\_VECTOR
    - (ieee.std\_logic\_signed and ieee.std\_logic\_unsigned)

## Arithmetic Operators ...

```
Addition
           Subtraction
*
           Multiplication
           Division
**
           Exponentiation
           Modulus
MOD
                             (Not synthesizable)
REM
           Remainder
                             (Not synthesizable)
ABS
           Absolute
                             (Not synthesizable)
```

## **Comparison Operators**

= Equal to

/= Not equal to

< Less than

> Greater than

<= Less than or equal to

>= Greater than or equal to

## **Shift Operators**



#### **Data Attributes**

- The pre-defined, synthesizable data attributes are the following:
  - d'LOW: Returns lower array index
  - d'HIGH: Returns upper array index
  - d'LEFT: Returns leftmost array index
  - d'RIGHT: Returns rightmost array index
  - d'LENGTH: Returns vector size
  - d'RANGE: Returns vector range
  - d'REVERSE\_RANGE: Returns vector range in reverse order

## Example (Data Attributes)

```
d'LOW=0
d'HIGH=7
d'LEFT=7
d'RIGHT=0
d'LENGTH=8
d'RANGE=(7 downto 0)
d'REVERSE_RANGE=(0 to 7)
```

## Example (Data Attributes) ...

```
SIGNAL x: STD_LOGIC_VECTOR (0 TO 7);

FOR i IN RANGE (0 TO 7) LOOP ...

FOR i IN x'RANGE LOOP ...

FOR i IN RANGE (x'LOW TO x'HIGH) LOOP ...

FOR i IN RANGE (0 TO x'LENGTH-1) LOOP ...
```

#### Data Attributes (enumerated type)

- If the signal is of enumerated type, then:
  - d'VAL(pos): Returns value in the position specified
  - d'POS(value): Returns position of the value specified
  - d'LEFTOF(value): Returns value in the position to the left of the value specified
  - d'VAL(row, column): Returns value in the position specified; etc.

There is little or no synthesis support for enumerated data type attributes.

## Signal Attributes

- Let us consider a signal s. Then:
  - s'EVENT: Returns true when an event occurs on s
  - s'STABLE: Returns true if no event has occurred on s
  - s'ACTIVE: Returns true if s = '1'
  - s'QUIET <time>: Returns true if no event has occurred during the time specified
  - s'LAST\_EVENT: Returns the time elapsed since last event
  - s'LAST\_ACTIVE: Returns the time elapsed since last s = '1'
  - s'LAST\_VALUE: Returns the value of s before the last event;etc.

## Example (Signal Attributes)

#### **User-Defined Attributes**

• To employ a user-defined attribute, it must be *declared* and *specified*.

Attribute declaration:

BIT, INTEGER, STD\_LOGIC\_VECTOR, etc.

ATTRIBUTE attribute\_name: attribute\_type;

TYPE, SIGNAL, FUNCTION, etc.

Attribute specification:

'0', 27, "00 11 10 01", etc

ATTRIBUTE attribute\_name OF target\_name: class IS value;

## Example (User-Defined Attributes)

#### • Example 1:

```
ATTRIBUTE number_of_inputs: INTEGER; -- declaration
ATTRIBUTE number_of_inputs OF nand3: SIGNAL IS 3; -- specification
...
inputs <= nand3'number_of_pins; -- attribute call, returns 3
```

#### • Example 2: Enumerated encoding

```
TYPE color IS (red, green, blue, white);

"00" "01" "10" "11"
```

ATTRIBUTE enum\_encoding OF color: TYPE IS "11 00 10 01";
A user-defined attribute can be declared anywhere, except in a PACKAGE BODY.

## **Operator Overloading**

- We have just seen that attributes can be userdefined. The same is true for operators.
- As an example, the pre-defined "+" operator does not allow addition between data of type BIT.
- We can define our own operators, using the same name as the pre-defined ones. For example, we could use "+" to indicate a new kind of addition, this time between values of type BIT\_VECTOR. This technique is called operator *overloading*.

## **Example** (Operator Overloading)

```
FUNCTION "+" (a: INTEGER, b: BIT) RETURN INTEGER IS
BEGIN
   IF (b='1') THEN RETURN a+1;
   ELSE RETURN a;
   END IF;
END "+";
SIGNAL inpl, outp: INTEGER RANGE 0 TO 15;
SIGNAL inp2: BIT;
   (\ldots)
outp \leq 3 + inp1 + inp2;
   (\ldots)
```

#### **GENERIC**

• A GENERIC statement, when employed, must be declared in the ENTITY. The specified parameter will then be truly global

```
GENERIC (parameter_name : parameter_type := parameter_value);
```

## Example (GENERIC)

```
ENTITY my entity IS
   GENERIC (n : INTEGER := 8);
   PORT (...);
END my_entity;
ARCHITECTURE my_architecture OF my_entity IS
END my_architecture:
GENERIC (n: INTEGER := 8; vector: BIT VECTOR := "00001111");
```

10/20/2021 **25** 

## Generic Decoder (Example 4.1)





Figure 4.2 Simulation results of example 4.1.

## Generic Decoder (Example 4.1) ...

## Generic Decoder (Example 4.1) ...

```
11 ARCHITECTURE generic decoder OF decoder IS
12 BEGIN
13
      PROCESS (ena, sel)
14
         VARIABLE temp1 : STD LOGIC VECTOR (x'HIGH DOWNTO 0);
15
         VARIABLE temp2 : INTEGER RANGE 0 TO x'HIGH;
16
      BEGIN
         temp1 := (OTHERS => '1');
17
18
      temp2 := 0;
19
         IF (ena='1') THEN
            FOR i IN sel'RANGE LOOP -- sel range is 2 downto 0
20
               IF (sel(i)='1') THEN -- Bin-to-Integer conversion
21
22
                  temp2:=2*temp2+1;
23
               ELSE
24
                 temp2 := 2*temp2;
25
               END IF;
26
           END LOOP;
27
           temp1(temp2):='0';
28
       END IF;
29
         x \le temp1;
30
      END PROCESS;
31 END generic decoder;
```

## **Generic Parity Detector**



Figure 4.3 Generic parity detector of example 4.2.



**Figure 4.4** Simulation results of example 4.2.

## Generic Parity Detector ...

```
ENTITY parity det IS
     GENERIC (n : INTEGER := 7);
     PORT ( input: IN BIT VECTOR (n DOWNTO 0);
            output: OUT BIT);
  END parity det;
  ARCHITECTURE parity OF parity det IS
  BEGIN
10
     PROCESS (input)
11
        VARIABLE temp: BIT;
12
    BEGIN
    temp := '0';
13
14
   FOR i IN input'RANGE LOOP
15
          temp := temp XOR input(i);
16
  END LOOP;
17
        output <= temp;
18
     END PROCESS;
19 END parity;
```

## Generic Parity Generator



Figure 4.5 Generic parity generator of example 4.3.

|       | 3.0110   | 300 | 250.0ns | 00.0ns | Ons 2 | 150. | 100.0ns | O.Ons | 50 |    |               |
|-------|----------|-----|---------|--------|-------|------|---------|-------|----|----|---------------|
| 6 ) 7 | ) 6      | 5   | X :     | ) 4    | 3     | 2 )  | )       | χ̈́   | 0  | DO | input input   |
| 6 )(- | <b>X</b> | 5   | 32      | )( 1   | ( 3   | 130  | 129     |       | 0  | DO | output        |
| =     | <b>X</b> | 5   | 32      | )(_1   | 3     | 130  | 129 )(  |       | 0  | DO | output output |

Figure 4.6 Simulation results of example 4.3.

## Generic Parity Generator ...

## Generic Parity Generator ...

```
8
   ARCHITECTURE parity OF parity gen IS
9
   BEGIN
10
      PROCESS (input)
11
         VARIABLE temp1: BIT;
12
         VARIABLE temp2: BIT_VECTOR (output'RANGE);
13
      BEGIN
         temp1 := '0';
14
15
         FOR i IN input'RANGE LOOP
16
            temp1 := temp1 XOR input(i);
17
            temp2(i) := input(i);
18
         END LOOP;
19
         temp2(output'HIGH) := temp1;
         output <= temp2;
20
21
      END PROCESS;
22 END parity;
```

## Summary

#### A summary of VHDL operators

| Operator type | Operators                             | Data types                                                                        |
|---------------|---------------------------------------|-----------------------------------------------------------------------------------|
| Assignment    | <=, :=, =>                            | Any                                                                               |
| Logical       | NOT, AND, NAND,<br>OR, NOR, XOR, XNOR | BIT, BIT_VECTOR,<br>STD_LOGIC, STD_LOGIC_VECTOR,<br>STD_ULOGIC, STD_ULOGIC_VECTOR |
| Arithmetic    | +, -, *, /, **<br>(mod, rem, abs)*    | INTEGER, SIGNED, UNSIGNED                                                         |
| Comparison    | =, /=, <, >, <=, >=                   | All above                                                                         |
| Shift         | sll, srl, sla, sra, rol, ror          | BIT_VECTOR                                                                        |
| Concatenation | &, (,,,)                              | Same as for logical operators, plus SIGNED and UNSIGNED                           |

## Summary ...

## • A summary of VHDL attributes

| Application      | Attributes                      | Return value                                             |
|------------------|---------------------------------|----------------------------------------------------------|
| For regular DATA | d'LOW                           | Lower array index                                        |
|                  | d'HIGH                          | Upper array index                                        |
|                  | d'LEFT                          | Leftmost array index                                     |
|                  | d'RIGHT                         | Rightmost array index                                    |
|                  | d'LENGTH                        | Vector size                                              |
|                  | d'RANGE                         | Vector range                                             |
|                  | d'REVERSE_RANGE                 | Reverse vector range                                     |
| For enumerated   | d'VAL(pos) <sup>♦</sup>         | Value in the position specified                          |
| DATA             | d'POS(value)◆                   | Position of the value specified                          |
|                  | d'LEFTOF(value)◆                | Value in the position to the left of the value specified |
|                  | d'VAL(row, column) <sup>♦</sup> | Value in the position specified                          |
| For a SIGNAL     | s'EVENT                         | True when an event occurs on s                           |
|                  | s'STABLE                        | True if no event has occurred on s                       |
|                  | s'ACTIVE◆                       | True if s is high                                        |

## Thanks for your attention

Don't forget

## Problems!!!

#### **Next session**

#### 5 Concurrent Code

- 5.1 Concurrent versus Sequential
- 5.2 Using Operators
- 5.3 WHEN (Simple and Selected)
- **5.4 GENERATE**
- 5.5 BLOCK