| This question paper contains 4 printed pages]  Roll No.                         | 7         |
|---------------------------------------------------------------------------------|-----------|
|                                                                                 |           |
| C                                                                               |           |
| Unique Paper Code . 254501                                                      | e)        |
| ym g (M. ddical Sciences)                                                       |           |
|                                                                                 |           |
| Semester : III  Maximum Marks:                                                  | 75        |
| Duration: 5 Hours                                                               | ,5        |
| (Write your Roll No. on the top immediately on receipt of this question paper.) |           |
| Question No. 1 is compulsory.                                                   |           |
| Attempt any Five questions from Question Nos. 2 to 8.                           |           |
| 1. (a) Simplify the following Boolean expression using Boolean algebra:         | 2         |
| (AB + A(CD + CD')).                                                             |           |
| (b) Give any two differences between decoder and encoder.                       | 2         |
| (c) Find the 2's complement of the following:                                   | 2         |
| $(i) (100010)_2$                                                                |           |
| (ii) (1111110) <sub>2</sub>                                                     |           |
| (d) Give the truth table of $F = x \oplus yz$ .                                 | 2         |
| (e) What are edge-triggered flip-flops?                                         | 2         |
| (f) How many address and data lines are there in a memory capacity of 2048x8?   | 2         |
| (g) What is Polling?                                                            | 2<br>T.O. |
|                                                                                 |           |

(2)

26

3

- (h) A bus system multiplexes 32 registers of 8 bits each to produce an 8-line common bus:
  - (i) How many multiplexers will be required to implement the bus?
  - (ii) What is the size of each multiplexer?
- (i) Write the control functions and microoperations needed to execute the instruction ADD in the basic computer starting from T<sub>0</sub>. Given opcode for ADD is 1.
- (j) Represent (-14)<sub>10</sub> in signed-magnitude, signed 1's complement and signed 2's complement forms?
- (k) Represent (627)<sub>8</sub> in:
  - (i) Binary
  - (ii) Decimal
  - (iii) Hexadecimal.
- (a) Construct a 16-to-1 line multiplexer with two 8-to-1 line multiplexer and one 2-to-1 line multiplexer. Use block diagrams for the three multiplexers.
  - (b) Simplify the following function F together with don't care condition d in sum-of-products and product-of-sums form. Also draw the logic diagram in each case.

$$F(A, B, C, D) = \Sigma(0, 6, 8, 13, 14)$$

- $d(A, B, C, D) = \Sigma(2, 4, 10).$
- (a) Design an arithmetic circuit with one selection variable S and two n-bit data inputs A
  and B. The circuit generates the following four arithmetic operations in conjunction with

6

the input carry Cin. Draw the logic diagram for the first two stages.

| S S | $C_{in} = 0$          | $C_{in} = 1$             |
|-----|-----------------------|--------------------------|
| 0   | D = A + B  (add)      | D = A + 1 (increment)    |
| 1   | D = A - 1 (decrement) | D = A + B + 1 (subtract) |

(b) Explain fetch and decode phases of an instruction cycle.

4

- 4. (a) Perform the arithmetic operations (+88) + (+65) and (-88) (-65) with binary numbers in signed 2's complement representation. Use eight bits to accommodate each number together with its sign. In which case overflow occurs and why?
  - (b) An instruction is stored at location 123 with its address field at location 124. The address field has the value 500. A processor register R1 contains the number 600. Evaluate the effective address if the addressing mode of the instruction is:
    - (i) direct
    - (ii) immediate
    - (iii) relative
    - (iv) indexed with R1 as index register.
  - 5. (a) The content of a 4-bit register is initially 1101. The register is shifted six times to the right with the serial input being 101101. What is the content of the register after each shift?
    - (b) Design a 2-bit count-up counter. This is a sequential circuit with two flip-flops and one input x. When x = 0, the state of the flip-flops does not change. When x = 1, the state sequence is 00, 01, 10, 11, 00 and repeat.

P.T.O.

4

4

 $2 \times 5$ 

- 6. (a) The content of PC in the basic computer is 3AF (all numbers are in hexadecimal). The content of AC is 7EC3. The content of memory at address 3AF is 932E. The content memory at address 32E is 09AC. The content of memory at address 9AC is 8B9F:
  - (i) What is the instruction that will be fetched and executed next?
  - (ii) Show the binary operation that will be performed in the AC when the instruction is executed.
  - (iii) Given the contents of registers PC, DR, AC and IR in hexadecimal at the end of the instruction cycle.
  - (b) Draw the logic circuit of a 4-bit adder-subtractor.
- 7. (a) Using a general register computer with three address and one address instructions, write programs to evaluate the arithmetic statement:

$$X = (A * (B - C))/D.$$

- (b) Explain the working of a 3 × 8 decoder with the help of logic diagram.
- 8. Write short notes on any two of the following:
  - (a) DMA
  - (b) Interrupt cycle
  - (c) Sequential circuits.