Sam King

#### Sensitive non-privileged instructions

- Privileged instruction
  - Trap when called from CPU user mode
- Sensitive instruction
  - Leaks information about physical state of processor
    - E.g., sidt
- Fully virtualizable processor
  - All sensitive instructions are privileged

## Key insight

- Solution: simulate the OS, let user-mode code run natively
  - Simulation is flexible
    - Can interpose on all instructions
    - Problem: simulation is too slow

## Simulation flexibility

- Normal simulations flexible, slow
- Can we simulate fast, still flexible?

- Simulate basic block using host instructions.
- Cache translations

# Load t1, simRegs[1] Load t2, 16(t1) Store t2, simRegs[3] Load t1, simRegs[4] Load t1, simRegs[4] Store t2, simRegs[4] Store t3, simregs[4] Store 0x48074, simPc J dispatch\_loop

**Translated Code** 



Why don't we use a one-to-one mapping for host and guest reg?

|         | _ |         |        |
|---------|---|---------|--------|
| r0 (T0) |   |         |        |
| r1 (T1) |   |         |        |
| r2 (T2) |   |         |        |
| r3      |   |         |        |
| r4      |   |         |        |
| r5      |   | <b></b> | cpu->r |
| Dlave!a | • |         |        |

Physical CPU

Guest: Load r3, 16(r1) — Load r1, imm(r0)





Physical CPU

Gen\_load\_T1\_T0(16) Load r0, gr1\_off(r5)

Guest: Load r3, 16(r1) 
$$\longrightarrow$$
 Load r1, 16(r0)





| r0 |        |
|----|--------|
| r1 | 0x1180 |
| r2 |        |
| r3 |        |
| r4 |        |
| r5 |        |

**Guest CPU** 

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

Guest: Load r3, 16(r1)



| r0 |        |
|----|--------|
| r1 | 0x1180 |
| r2 |        |
| r3 |        |
| r4 |        |
| r5 |        |

**Guest CPU** 

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

Guest: Load r3, 16(r1)



Guest: Load r3, 16(r1)

Guest mem 0x1190 -> 0x1234

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

| r0 (T0) | 0x1180 |
|---------|--------|
| r1 (T1) |        |
| r2 (T2) |        |
| r3      |        |
| r4      |        |
| r5      |        |
| Physic  | al CPU |

| r0 |        |
|----|--------|
| r1 | 0x1180 |
| r2 |        |
| r3 |        |
| r4 |        |
| r5 |        |
|    |        |

**Guest CPU** 

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

Guest: Load r3, 16(r1)



| r0 |        |
|----|--------|
| r1 | 0x1180 |
| r2 |        |
| r3 |        |
| r4 |        |
| r5 |        |

**Guest CPU** 

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

Guest: Load r3, 16(r1)

| r0 (T0) | 0x1180 |
|---------|--------|
| r1 (T1) | 0x1234 |
| r2 (T2) |        |
| r3      |        |
| r4      |        |
| r5      |        |
| Physic  | al CPU |

| r0 |        |
|----|--------|
| r1 | 0x1180 |
| r2 |        |
| r3 |        |
| r4 |        |
| r5 |        |

**Guest CPU** 

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

Guest: Load r3, 16(r1)



Guest: Load r3, 16(r1)

Guest mem 0x1190 -> 0x1234

Load r0, gr1 off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

| r0 (T0) | 0x1180 |
|---------|--------|
| r1 (T1) | 0x1234 |
| r2 (T2) |        |
| r3      |        |
| r4      |        |
| r5      |        |
| Physic  | al CPU |

| r0 |        |
|----|--------|
| r1 | 0x1180 |
| r2 |        |
| r3 | 0x1234 |
| r4 |        |
| r5 |        |

**Guest CPU** 

Load r0, gr1\_off(r5)

Load r1, 16(r0)

Store r1, gr3\_off(r5)

Guest: Load r3, 16(r1)

## Group problem

- Generate the translation code for bitwise OR of guest code
- E.g., Or r4, r2, r1 -> r4 = r2 | r1
- 1) Write any prototypes for code gen
  - E.g., gen\_load\_T1\_T0(imm)
- 2) Write the translation code
- Note: feel free to reuse any codegen from example

#### Useful functions

- Instruction: or r4, r2, r1
   -r4 = r2 | r1
- Gen\_load\_T0(guest reg no)
- Gen\_load\_T1(guest reg no)
- Gen\_store\_T2(guest reg no)

## Solution

#### Performance

#### Dynamic binary translation for x86

- Goal: translate this basic block
- Note: x86 assembly dst value is last

```
Mov %rsp, %rbp
Sub $0x10, %rsp
Movq $0x100000, 0xffffffffffffffff)
```

## Inst-by-inst simulation: fetch

```
void fetch(struct CPU *cpu, struct control_signals *control) {
    memset(control, 0, sizeof(struct control_signals));
    control->orig_rip = cpu->rip;
    control->opcode[control->numOpcode++] = fetch_byte(cpu);

if(IS_REX_PREFIX(control->opcode[0])) {
    control->rex_prefix =
        control->opcode[control->numOpcode-1];
    control->rex_W = REX_PREFIX_W(control->rex_prefix);
    control->opcode[control->numOpcode-1] =
        fetch_byte(cpu);
    }
// and more of this for multi-byte opcodes
```

## Inst-by-inst simulation: decode

```
If(HAS MODRM(control->opcode[0]) {
    control->modRM = fetch byte(cpu);
    control->mod = MODRM TO MOD(control->modRM);
    control->rm = MODRM TO RM(control->modRM);
    control->req = MODRM TO R(control->modRM);
    // now calculate m addresses
    if(IS SIB(control)){
        // more address lookup and fetching
    } else if(IS_DISP32) {
       // fetch immediate
    } else {
       addr = getRegValue(cpu, control)
    }
    // now fetch any disp8 or disp32 for addr
```

## Dynamic translation

- Amortize the cost of fetch and decode
- Two different contexts
  - Translator context fetch and decode
  - Guest context execute

## Dynamic translation for x86

Map guest registers into these host registers

- T0 -> rax
- T1 -> rbx
- T2 -> rcx use for host addresses

Rdi -> holds a pointer to cpu

## Inst-by-inst: Mov %rsp, %rbp

```
Cpu->reg[control->rm] =
     cpu->reg[control->reg];

Where rm == rbp index and reg == rsp
  index
```

## DBT: Mov %rsp, %rbp

### DBT: Mov %rsp, %rbp

## DBT: compile

```
// Mov %rsp, %rbp
Gen_load_T0(control->reg)
Gen_store_T0(control->rm)

//Sub $0x10, %rsp
gen_load_rm32_T0(cpu, control)
Gen_alu_imm32_T0(tcb, imm, SUB_ALU_OP)
Gen_store_rm32_T0(cpu, control)

// movq $0x100000, -8(%rbp)
Gen_mov_imm32_T0(cpu, control->imm)
Gen_store_rm64_T0(cpu, control)
```

## Switching to guest context

```
Jump_to_tc(cpu) {
    // will return a pointer to beginning of TC buf
    void (*foo)(struct CPU *) = lookup_tc(cpu->rip)
    foo(cpu);
}
```

- What does the preamble for your TCB look like?
- How do we return back to the host (or translator) context?

## **DBT** optimizations

```
Mov %rsp, %rbp
Sub $0x10, %rsp
movq $0x100000, -8(%rbp)
```

Are there opportunities for optimizations?

## Discussion questions

- Could you run this raw code on the CPU directly?
  - What assumptions do you have to make?
- When do you have to invalidate your translation cache
- Break into groups to discuss this
- Read embra for discussion about using guest physical vs guest virtual pc values to index tb